Guidance Systems

Meet mission requirements with low power and high reliability advantages of Lattice FPGAs

For over 25 years, , Lattice has enabled leading-edge guidance systems with a wide range of high reliability, SWAP-C optimized products that meet today’s security, longevity, and extreme environment challenges. Engineers at leading defense contractors rely on our deep system-level knowledge, collaborative spirit, local support, and design resources to meet the most stringent design requirements.

Lattice COTS FPGAs provide the flexibility to adapt to the requirements of next generation precision guided systems with low power actuator control, sensor fusion, and signal processing solutions. The latest Lattice Nexus platform features industry leading low power and high reliability to meet the challenging requirements of next generation guidance platforms.

Key Lattice FPGA Features & Benefits

  • Superior low power consumption and thermal performance compared to other FPGAs, enabling longer missions, and simplifying thermal management
  • Industry leading small form factor FPGAs, optimized for highest I/O density, connect to more sensors, creating a high-fidelity situational awareness
  • Lowest soft error rate (SER) in its class and highest latch-up immunity to maximize integrity of ground-based and airborne systems
  • Enables low latency, deterministic, instant-on start-up with initial I/O configuration in less than 3 ms and full device configuration in as little as 8 ms

Jump to

Example Applications

Actuator Control

  • Single-chip non-volatile FPGAs with 2ms bitstream verification, authentication and boot-up time
  • Embedded A/D converters for sensor fusion, feedback and sensing
  • Packages as small as 6x6 mm, and in ball-pitch options of 0.5 and 0.8 mm

Trigger

  • Critical bitstream verification and safety compliance
  • ECDSA bitstream authentication, coupled with robust AES-256 encryption
  • Robust flash-based FPGAs ideal for sensor processing and control

Telemetry

  • Power efficient, highly reliable system control and monitoring
  • Optimum integration level with embedded MCU and ADCs
  • Utmost control and flexibility in sense and control of rea-time data

Reference Designs

Redundant Power Supply Management

Reference Design

Redundant Power Supply Management

Uses a Lattice Power Manager II device to achieve Redundant Power Supply Management using the power supply OR’ing technique
Redundant Power Supply Management
Sensor Interfacing and Preprocessing

Reference Design

Sensor Interfacing and Preprocessing

Aggregates data from multiple I2C interfaces and performs preprocessing like buffering, timestamping and complex event triggering based on data analysis.
Sensor Interfacing and Preprocessing
Simple Sigma-Delta ADC

Reference Design

Simple Sigma-Delta ADC

Implements an Analog-to-Digital (ADC) using on-FPGA differntial LVDS inputs (or inexpensive analog comparitor). Save cost by eliminating external ADC devices.
Simple Sigma-Delta ADC
SPI Slave to PWM Generation Reference Design

Reference Design

SPI Slave to PWM Generation Reference Design

Sets the frequency and duty cycle of a PWM (Pulse-Width Modulator) using data from an external SPI master.
SPI Slave to PWM Generation Reference Design
I2C Slave Peripheral using Embedded Function Block

Reference Design

I2C Slave Peripheral using Embedded Function Block

Ready to use RTL code segment that implements intuitive interface between an external I2C master and the MachXO2 internal registers or memory extension in XO2
I2C Slave Peripheral using Embedded Function Block

IP Cores

FFT Compiler IP Core

IP Core

FFT Compiler IP Core

The FFT Compiler IP Core can be configured to perform forward FFT, inverse FFT (IFFT), or port selectable forward/inverse FFT.
FFT Compiler IP Core
FIR Filter Generator IP Core

IP Core

FIR Filter Generator IP Core

This IP core is a widely configurable, multi-channel FIR filter, implemented using high performance sysDSPâ„¢ blocks available in Lattice devices.
FIR Filter Generator IP Core
PCI Express x1, x4 Root Complex Lite IP Core

IP Core

PCI Express x1, x4 Root Complex Lite IP Core

Provides a PCI Express x1 and x4 root complex solution from the electrical SERDES interface, physical layer, data link layer and a minimum transaction layer in PCIe protocol stack
PCI Express x1, x4 Root Complex Lite IP Core
CSI-2/DSI D-PHY Transmitter IP Core

IP Core

CSI-2/DSI D-PHY Transmitter IP Core

The CSI-2/DSI D-PHY Transmitter Submodule IP is for applications requiring D-PHY transmitter in the FPGA logic & supports both high-speed & low power modes
CSI-2/DSI D-PHY Transmitter IP Core

Development Kits & Boards

ECP5 Versa Development Kit

Board

ECP5 Versa Development Kit

Evaluate and develop for key connectivity features of the ECP5 FPGA, including PCI Express, Gigabit Ethernet, DDR3 and generic SERDES, includes numerous demos.
ECP5 Versa Development Kit
ECP5-5G Versa Development Kit

Board

ECP5-5G Versa Development Kit

Evaluate and develop for key connectivity features of the ECP5-5G FPGA, including PCI Express, Gigabit Ethernet, DDR3 and 5G SERDES, includes numerous demos.
ASC Bridge Board

Board

ASC Bridge Board

Interface with multiple (1-3) L-ASC10 Evaluation boards for rapid prototyping, development and testing of Power Management tasks
ASC Bridge Board
L-ASC10 Breakout Board

Board

L-ASC10 Breakout Board

A versatile hardware platform for evaluating and designing with L-ASC10 devices. Connect and control with FPGAs via the ASC Bridge board.
L-ASC10 Breakout Board
POWR1014A Breakout Board

Board

POWR1014A Breakout Board

A simple low-cost board that provides complete I/O access to the Power Manager II (POWR1014A)+LEDs, Prototyping area and more.
POWR1014A Breakout Board

Demos

Power Sequencing with Fault Logging Demo

Demo

Power Sequencing with Fault Logging Demo

Uses L-ASC10 to monitor, sequence four separate Power Planes from a central control point. Logs faults with timestamps. Expandable.
Power Sequencing with Fault Logging Demo

Documentation

Quick Reference
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
Soft Error Detection (SED)/Correction (SEC) User Guide for Nexus Platform
FPGA-TN-02076 2.1 7/18/2024 PDF 614.6 KB
Multi-Boot User Guide for Nexus Platform
FPGA-TN-02145 2.0 9/10/2024 PDF 1.1 MB
Implementing JOTP-051-Compliant Safety Features in Lattice FPGAs
FPGA-TN-02150 1.1 3/15/2021 PDF 855.2 KB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
Soft Error Detection (SED)/Correction (SEC) User Guide for Nexus Platform
FPGA-TN-02076 2.1 7/18/2024 PDF 614.6 KB
Multi-Boot User Guide for Nexus Platform
FPGA-TN-02145 2.0 9/10/2024 PDF 1.1 MB
Implementing JOTP-051-Compliant Safety Features in Lattice FPGAs
FPGA-TN-02150 1.1 3/15/2021 PDF 855.2 KB

*By clicking on the "Notify Me of Changes" button, you agree to receive notifications on changes to the document(s) you selected.