MachXO5™-NX

Advanced Secure Control FPGA

MachXO5-NX is Lattice’s secure control FPGA product family. Known for features such as embedded flash, high I/O, and best-in-class security, Lattice’s secure control FPGAs are widely used for system control and management applications in the Compute, Communications, and Industrial market segments. MachXO5-NX improves upon previous generations with higher logic density, faster interfaces, larger internal memory, and enhanced security features enabling more complex board management designs.

Higher Density, More Memory for Complex Control Applications – Up to 100K logic density, 7.3Mb internal memory , and 55Mb dedicated user flash memory (UFM).

Fast and Proven I/O Capabilities – Consistent robust I/O operation as previous generation, 1.0V I/O supporting modern CPU, high speed LVDS, MIPI and PCIe interfaces.

Device Security Protects Intellectual Property – Root-of-Trust hardware solutions with internal flash configuration, AES256 bitstream encryption, up to ECDSA-521 and RSA4K bitstream authentication, configuration port lock, and run-time security.

Features

  • 15K, 25K, 55K, and 100K logic cell density and up to 299 I/O pins
  • MachXO5-NX devices (55K and 100K LC) support PCIe Gen2.
  • Up to 55 Mbits of dedicated user flash memory (UFM) and on-chip multi-boot configuration
  • Secure FPGA design using ECDSA-256/384/521 bitstream authentication and AES256 bitstream encryption
  • Low power, high reliability, and support for ADC and DSP on the Lattice Nexus™ Platform

Jump to

Family Table

MachXO5-NX Device Selection Guide
    MachXO5T-NX MachXO5D-NX
Features LFMXO5-25 LFMXO5-55T LFMXO5-100T LFMXO5-15D LFMXO5-55TD
Logic Cells
25k
53k 96k 14k 53k
Embedded Memory (EBR) Blocks (18 kb) 80 166 208 20 166
Embedded Memory (EBR) Bits (kb) 1440 2988 3744 360 2988
Distributed RAM Bits (kb) 184 320 639 95 320
Large Memory (LRAM) Blocks 1 5 7 1 5
Large Memory (LRAM) Bits (kb) 512 2560 3584 512 2560
18 X 18 Multipliers 20 146 156 16 146
ADC Blocks 2 2 2 2 2
450 MHz High Frequency Oscillator 1 1 1 1 1
128 kHz Low Power Oscillator 1 1 1 1 1
PCIe Gen2 hard IP 0 1 1 0 1
GPLL 2 4 4 2 4
UFM* (kb) 15360 79872 79872 13312 72192
Bitstream Authentication ECDSA-256 ECDSA-256 ECDSA-256 ECDSA-384 ECDSA-521

*Without memory initialization

0.8 mm Pitch Packages & SERDES / Total I/O (Wide Range GPIO / High Performance GPIOs) / Dedicated ADC pins

LFMXO5-25 LFMXO5-55T LFMXO5-100T LFMXO5-15D LFMXO5-55TD
256 BBG (14 mm × 14 mm, 0.8 mm) 0 / 199 (159/40) / 6 - - 0 / 199 (159/40) / 6 -
400 BBG (17 mm × 17 mm, 0.8 mm) 0 / 299 (251/48) / 6 2 / 291 (159/132) / 6 2 / 291 (159/132) / 6 0 / 299 (251/48) / 6 2 / 291 (159/132) / 6

Block Diagram

MachXO5-NX

  • Up to 100K logic cells, 7.3Mb embedded memory , and 55Mb dedicated user flash memory (UFM)
  • MachXO5T devices (55K & 100K LC) support PCIe Gen2 and LPDDR4
  • Up to 299 programmable I/O supporting 1.0/1.2/1.5/1.8/2.5/3.3 I/O voltages
  • Protects intellectual property with bitstream encryption and authentication

Example Applications

Application – Network Switch

  • Aggregates control signals over PCIe
  • Offload real-time monitoring and management of SFPs from network CPU

Application – Hardware Management

  • Easily integrate hardware management functions into MachXO5-NX and L-ASC10
  • High I/O and multiple voltage level support simplify I/O bridging and expansion

Application – LVDS Tunneling Protocol & Interface (LTPI) in Datacenter-ready Secure Control Module

  • Supports LVDS Tunneling Protocol & Interface (LTPI) to aggregate low-speed serial interfaces
  • Enables server architecture that uses secure control modules
  • LTPI is also supported by MachXO3, MachXO3D and Mach-NX

Design Resources

開発キット&ボード

当社の開発キットとボードで設計プロセスの合理化

IP & リファレンスデザイン

事前検証済み、開発期間を短縮

開発ソフトウェア

使いやすく、開発に必要な機能を提供

Documentation

Quick Reference
Technical Resources
Information Resources
Downloads
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
MachXO5D-NX Secure Device Overview and Security Checklist
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-TN-02332 1.2 6/26/2024 WEB
MachXO5-NX Hardware Checklist
FPGA-TN-02274 1.5 8/27/2024 PDF 828.8 KB
MachXO5-NX 25K Pinout
FPGA-SC-02038 1.0 5/26/2023 CSV 16.9 KB
MachXO5-NX High-Speed I/O Interface
FPGA-TN-02286 0.84 4/4/2024 PDF 3.7 MB
MachXO5-NX Family Data Sheet
FPGA-DS-02102 1.7 9/24/2024 PDF 3.6 MB
MachXO5-NX Programming and Configuration User Guide
FPGA-TN-02271 2.1 7/31/2024 PDF 2 MB
MachXO5-NX Family Root-of-Trust Devices Data Sheet
FPGA-DS-02120 0.81 6/26/2024 PDF 2.4 MB
Package Diagrams
FPGA-DS-02053 8.2 9/22/2024 PDF 9 MB
MachXO5-NX 55K Pinout
FPGA-SC-02048 1.0 4/18/2023 CSV 21.8 KB
MachXO5-NX 100T Pinout
FPGA-SC-02049 1.1 3/6/2024 CSV 16 KB
Memory User Guide for Nexus Platform
FPGA-TN-02094 1.6 3/19/2024 PDF 1.8 MB
High-Speed PCB Design Considerations
FPGA-TN-02178 6.4 8/21/2024 PDF 3.5 MB
Triple-Speed Ethernet MAC Driver API Reference
FPGA-TN-02341 1.1 7/29/2024 PDF 398.2 KB
sysCLOCK PLL Design and User Guide for Nexus Platform
FPGA-TN-02095 2.5 8/1/2024 PDF 1.8 MB
sysDSP User Guide for Nexus Platform
FPGA-TN-02096 1.7 6/26/2024 PDF 1.3 MB
sysI/O User Guide for Nexus Platform
FPGA-TN-02067 2.4 7/18/2024 PDF 676.5 KB
MachXO5-NX-Family Root-of-Trust Devices Hardware Checklist
FPGA-TN-02371 1.0 6/26/2024 PDF 670.7 KB
I2C Hardened IP Usage Guide for Nexus Platform
FPGA-TN-02142 1.3 5/31/2022 PDF 1.4 MB
ADC User Guide for Nexus Platform
FPGA-TN-02129 1.7 9/4/2023 PDF 1.2 MB
Soft Error Detection (SED)/Correction (SEC) User Guide for Nexus Platform
FPGA-TN-02076 2.1 7/18/2024 PDF 614.6 KB
Multi-Boot User Guide for Nexus Platform
FPGA-TN-02145 2.0 9/10/2024 PDF 1.1 MB
Power Management and Calculation for Certus-NX, CertusPro-NX, and MachXO5-NX Devices
FPGA-TN-02257 1.1 5/31/2022 PDF 1 MB
Single Event Upset (SEU) Report for Nexus Platform
FPGA-TN-02174 1.6 8/1/2024 PDF 368 KB
Using TraceID
FPGA-TN-02084 2.6 5/19/2024 PDF 411.2 KB
Minimizing System Interruption During Configuration Using TransFR Technology
FPGA-TN-02198 4.4 10/17/2023 PDF 1.4 MB
I3C Target Driver API Reference
FPGA-TN-02338 1.0 12/21/2023 PDF 769.7 KB
I3C Controller Driver API Reference
FPGA-TN-02342 1.0 12/21/2023 PDF 894.8 KB
Sub-LVDS Signaling Using Lattice Devices
FPGA-TN-02028 2.5 10/9/2023 PDF 540.2 KB
Solder Reflow Guide for Surface Mount Devices
FPGA-TN-02041 4.9 9/23/2024 PDF 878.5 KB
Thermal Management
FPGA-TN-02044 5.2 8/21/2024 PDF 756 KB
Lattice Memory Mapped Interface (LMMI) and Lattice Interrupt Interface (LINTR) User Guide
FPGA-UG-02039 1.2 5/31/2022 PDF 1.7 MB
PCB Layout Recommendations for BGA Packages
FPGA-TN-02024 5.5 10/13/2024 PDF 6.6 MB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
MachXO5-NX Family Data Sheet
FPGA-DS-02102 1.7 9/24/2024 PDF 3.6 MB
MachXO5-NX Family Root-of-Trust Devices Data Sheet
FPGA-DS-02120 0.81 6/26/2024 PDF 2.4 MB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
Embedded Security and Function Block with Advanced Key Management for MachXO5-NX (55TD) Devices
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-TN-02353 0.81 6/26/2024 WEB
MachXO5-NX Root-of-Trust Device Provisioning User Guide
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-TN-02333 0.82 6/26/2024 WEB
MachXO5D-NX Secure Device Overview and Security Checklist
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-TN-02332 1.2 6/26/2024 WEB
Embedded Security and Function Block User Guide for MachXO5-NX (15D) Devices
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-TN-02320 1.2 8/27/2024 WEB
Advanced Key Management User Guide for MachXO5-NX (15D) Devices
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-TN-02321 1.1 6/26/2024 WEB
MachXO5-NX Secure Lock Policy Editor and Settings User Guide
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-TN-02326 0.80 6/26/2024 WEB
Signing JEDEC with HSM-Generated Signature
This document would be provided through Technical Support Request after sign-in to Lattice web site. Please refer to Answer Database FAQ 6848 for detail instruction.
3/13/2024 WEB
Advanced Configuration Security Usage Guide for Nexus Platform
This document would be provided through Technical Support Request after sign-in to Lattice web site. Please refer to Answer Database FAQ 6848 for detail instruction
FPGA-TN-02176 1.9 8/27/2024 WEB
MachXO5-NX Hardware Checklist
FPGA-TN-02274 1.5 8/27/2024 PDF 828.8 KB
MachXO5-NX High-Speed I/O Interface
FPGA-TN-02286 0.84 4/4/2024 PDF 3.7 MB
MachXO5-NX Programming and Configuration User Guide
FPGA-TN-02271 2.1 7/31/2024 PDF 2 MB
Memory User Guide for Nexus Platform
FPGA-TN-02094 1.6 3/19/2024 PDF 1.8 MB
Migrating Designs from AMD CPLD/FPGA Devices to Lattice FPGA Devices
FPGA-AN-02081 1.1 8/27/2024 PDF 2.6 MB
High-Speed PCB Design Considerations
FPGA-TN-02178 6.4 8/21/2024 PDF 3.5 MB
Triple-Speed Ethernet MAC Driver API Reference
FPGA-TN-02341 1.1 7/29/2024 PDF 398.2 KB
sysCLOCK PLL Design and User Guide for Nexus Platform
FPGA-TN-02095 2.5 8/1/2024 PDF 1.8 MB
sysDSP User Guide for Nexus Platform
FPGA-TN-02096 1.7 6/26/2024 PDF 1.3 MB
sysI/O User Guide for Nexus Platform
FPGA-TN-02067 2.4 7/18/2024 PDF 676.5 KB
MachXO5-NX-Family Root-of-Trust Devices Hardware Checklist
FPGA-TN-02371 1.0 6/26/2024 PDF 670.7 KB
I2C Hardened IP Usage Guide for Nexus Platform
FPGA-TN-02142 1.3 5/31/2022 PDF 1.4 MB
Adding Scalable Power and Thermal Management to Nexus FPGAs
FPGA-AN-02079 1.0 1/31/2024 PDF 1.3 MB
ADC User Guide for Nexus Platform
FPGA-TN-02129 1.7 9/4/2023 PDF 1.2 MB
Soft Error Detection (SED)/Correction (SEC) User Guide for Nexus Platform
FPGA-TN-02076 2.1 7/18/2024 PDF 614.6 KB
Multi-Boot User Guide for Nexus Platform
FPGA-TN-02145 2.0 9/10/2024 PDF 1.1 MB
Power Management and Calculation for Certus-NX, CertusPro-NX, and MachXO5-NX Devices
FPGA-TN-02257 1.1 5/31/2022 PDF 1 MB
Single Event Upset (SEU) Report for Nexus Platform
FPGA-TN-02174 1.6 8/1/2024 PDF 368 KB
Using TraceID
FPGA-TN-02084 2.6 5/19/2024 PDF 411.2 KB
Minimizing System Interruption During Configuration Using TransFR Technology
FPGA-TN-02198 4.4 10/17/2023 PDF 1.4 MB
I3C Target Driver API Reference
FPGA-TN-02338 1.0 12/21/2023 PDF 769.7 KB
I3C Controller Driver API Reference
FPGA-TN-02342 1.0 12/21/2023 PDF 894.8 KB
Sub-LVDS Signaling Using Lattice Devices
FPGA-TN-02028 2.5 10/9/2023 PDF 540.2 KB
Solder Reflow Guide for Surface Mount Devices
FPGA-TN-02041 4.9 9/23/2024 PDF 878.5 KB
Thermal Management
FPGA-TN-02044 5.2 8/21/2024 PDF 756 KB
PCB Layout Recommendations for BGA Packages
FPGA-TN-02024 5.5 10/13/2024 PDF 6.6 MB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
MachXO5-NX 25K Pinout
FPGA-SC-02038 1.0 5/26/2023 CSV 16.9 KB
Package Diagrams
FPGA-DS-02053 8.2 9/22/2024 PDF 9 MB
MachXO5-NX 55K Pinout
FPGA-SC-02048 1.0 4/18/2023 CSV 21.8 KB
MachXO5-NX 100T Pinout
FPGA-SC-02049 1.1 3/6/2024 CSV 16 KB
MachXO5-NX 55TD Pinout
FPGA-SC-02041 0.81 6/26/2024 CSV 15.9 KB
MachXO5-NX 15D-Pinout
FPGA-SC-02043 1.0 6/26/2024 CSV 16.1 KB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
Advanced Key Management User Guide for MachXO5-NX
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instruction.
2/21/2024 WEB
Embedded Security and Function Block User Guide for MachXO5-NX Devices
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instruction.
2/21/2024 WEB
Lattice Memory Mapped Interface (LMMI) and Lattice Interrupt Interface (LINTR) User Guide
FPGA-UG-02039 1.2 5/31/2022 PDF 1.7 MB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
MachXO5-NX LFMXO5-55TD Provisioning Reference Design
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-RD-02289 0.80 6/26/2024 WEB
MachXO5-NX LFMXO5-15D Provisioning Reference Design
This document would be provided through Technical Support Request. Please refer to Answer Database FAQ 6848 for the detailed instructions.
FPGA-RD-02259 0.91 6/26/2024 WEB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
Lattice OrCAD Capture Schematic Library (OLB)
This file contains an OrCAD Capture Schematic Library (OLB file type) for all Lattice products. This .zip file also includes a .xls worksheet with a list of the contents of the OLB. These symbols can be used to help with OrCAD schematic designs.
FPGA-SC-02005 8.2 8/8/2024 ZIP 2.6 MB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
DC-SCM Implementation in Lattice FPGA
WP0031 2.0 3/22/2023 PDF 587.7 KB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
[BSDL] LFMXO5-25
FPGA-MD-02027 1.14 5/31/2022 ZIP 18.9 KB
[BSDL] LFMXO5-100
FPGA-MD-02043 1.14 4/18/2023 BSM 63.4 KB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
MachXO5-NX Device Family Delphi Models
FPGA-MD-02031 1.3 6/26/2024 ZIP 28.6 KB
TITLE NUMBER VERSION DATE FORMAT SIZE
Select All
[IBIS] MachXO5-NX
FPGA-MD-02035 1.2 6/26/2024 ZIP 16 MB

*By clicking on the "Notify Me of Changes" button, you agree to receive notifications on changes to the document(s) you selected.

Support