文章详情

ID: 987
实例类型: faq
分类: Architecture
相关: SERDES/PCS
产品系列: LatticeSC/M

搜索答案数据库

Search Text Image

What's the typical rise time for the LatticeSC SERDES reference clock(external CML input pin)?

The typical rise time for the LatticeSC SERDES external reference clock is 500 ps. Maximum is 1000 ps.

Rise time has impact on system quality, for example, if the rise time is too fast, such as 200 ps rise time, it can cause reflection problem for high speed application. Careful termination and impedance matching should be analyzed to ensure the optimal clock quality at the exact internal point of reference clock input IO pad.