文章详情

ID: 2804
实例类型: faq
分类: Lattice Evaluation Board
相关: ispMACH 4000ZE Pico Dev Kit
产品系列: ispMACH 4000

搜索答案数据库

Search Text Image

How can I fit Picopower Demo Source of ispMACH 4000ZE Pico Development Kit in ispLEVER Classic 1.6 ?

The source on the website was fitted in previous ispLEVER Classic version 1.4. Because of the changes in ispLEVER Classic, the source cannot be directly fitted in latest ispLEVER Classic 1.6. To fit the design in this software, you can adjust constraints as follows:



  1. In Project Navigator, select any Verilog file in the left Sources in Project pane, then select Synplify Synthesize Verilog File in the right Processes for current source pane, then press the right mouse to open Properties dialog box for the process, set the following constraints:


    • Map Logic to Macrocells = false

    • Maximum Cell Fanin = 16

    • Use Clock Period for Unconstrained I/O = false

  2. Open Optimization Constraints, and set the following constraints:


    • Clock_enable_optimization = Auto

    • Max_fanin = 32

    • Max_pterm_collapse = 32

    • Logic_fanin_limit = 32

    • Logic_optimization_effort = 1

  3. Finally, you can run Fitter. This design can be fitted successfully.