

# **Lattice Propel 2025.2**

# **Release Notes**

FPGA-AN-02104-1.0

December 2025



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

#### **Inclusive Language**

This document was created consistent with Lattice Semiconductor's inclusive language policy. In some cases, the language in underlying tools and other items may not yet have been updated. Please refer to Lattice's inclusive language FAQ 6878 for a cross reference of terms. Note in some cases such as register names and state names it has been necessary to continue to utilize older terminology for compatibility.



## **Contents**

| Contents                                  | 3 |
|-------------------------------------------|---|
| About Lattice Propel™ 2025.2              |   |
| What's New in Lattice Propel 2025.2       |   |
| Tools and Enhancements                    |   |
| Key Features                              |   |
|                                           |   |
| Device Family SupportProcessor Support    |   |
| Operating System Support                  |   |
| Lattice Propel SDK                        | 6 |
| Lattice Propel Builder                    | 6 |
| IP Support                                |   |
| SoC Template Design and System Simulation |   |
| Application Template Design               |   |
| Release Contents                          |   |
| Validated Boards in This Release          |   |
| System Requirements                       |   |
| Known Limitations                         |   |
| Known Issues                              |   |
| Notes                                     |   |
| Technical Support                         | C |
| Revision History                          |   |



# **About Lattice Propel™ 2025.2**

Welcome to the Lattice Propel 2025.2 design environment for Lattice FPGA system design. Lattice Propel is a complete set of graphical and command-line tools to create, analyze, compile, and debug both FPGA-based hardware and software processor systems.

# What's New in Lattice Propel 2025.2

- New Device Support
  - Lattice LFMXO4 (MachXO4)
- New Operating System (OS) Support
  - Red Hat Enterprise Linux 8.10 (64-bit)
  - Ubuntu 24.04 LTS (64-bit)

### **Tools and Enhancements**

- Provides a utility to create firmware of reference design for Lattice Bootloader.
- Provides Bootloader for lattice RISC-V processor.
  - For Scalable RISC-V RX SoC Project:
    - Bootloader Launch Firmware from SPI Flash Project
    - Bootloader Launch Firmware in XIP mode Project
- Provides new IP application templates.
  - For Scalable RISC-V RX SoC Project:
    - I3C Communication Project
    - General Purpose Timer Project
    - SPI Controller Project (Updated Driver for Octal SPI Controller v1.3.0)
- Refined the display of RISC-V registers in the Console and Register views of the Propel SDK debugger.
- Supports address mapping for external IPs, including CPU, APB, AHBL, and AXI peripherals.
- Supports TCL command autocompletion in TCL console.
- Supports reinstantiating a component via undo.
- Supports batch import of VHDL/Verilog RTL files for glue logic.
- Added extra AHBL Data Bus interface and internal UART interrupt in RISC-V RX v2.8 core.
- Added more peripherals to Scalable RISC-V RX SoC Project to demonstrate IP applications.
- Supports running multi-instance Propel Builder with a single-seat license on one workstation.
- Supports configuring Lattice Radiant and Lattice Diamond software locations for each Propel release.
- Added a "Connection Editor" GUI for managing disconnections.
- Added a tooltip in the IP configuration GUI to remind users that the IP source files will be updated.
- Enhanced SoC memory data read/write via JTAG Bridge IP and Lattice HW-USBN-2B cable using TCL.
- Enhanced SoC level DRC check to guarantee the clock consistency among all the components.
- Enhanced automatic installation of missing IPs in Scalable SoC creation flow.
- Enhanced usability of the Propel Builder cascade group.
- Improved the balanced mode of RISC-V RX to 200 MHz for Lattice Avant Devices' Speed Grade.
- Enhanced the "What's New" page in Propel Builder.
- Miscellaneous bug fixes and enhancements.



5

# **Key Features**

### **Device Family Support**

- Lattice LAV-AT (Avant™)
- Lattice LFMXO5 (MachXO5™-NX)
- Lattice LIFCL (CrossLink™-NX)
- Lattice LFCPNX (CertusPro™-NX)
- Lattice LFMNX (Mach™-NX)
- Lattice LFD2NX (Certus™-NX)
- Lattice MachXO3D™
- Lattice MachXO2™
- Lattice MachXO3L™
- Lattice MachXO3LF™
- Lattice ECP5U™
- Lattice ECP5UM™
- Lattice ECP5UM5G™
- Lattice ECP3™
- Lattice ICE40UP™
- Lattice LN2-CT (Certus™-N2)
- Lattice LFMXO4 (MachXO4™)

#### **Processor Support**

- RISC-V Micro Controller (MC)
- RISC-V State Machine (SM)
- RISC-V Real Time OS (RX)
- RISC-V NANO (NANO)

#### **Operating System Support**

- Microsoft Windows 10 Enterprise (64-bit)
- Microsoft Windows 11 Pro (64-bit)
- Red Hat Enterprise Linux 8.10 (64-bit)
- Ubuntu 22.04 LTS (64-bit)
- Ubuntu 24.04 LTS (64-bit)



#### **Lattice Propel SDK**

- Integrated picolibc as the default standard C library to support three levels of printf.
- Built-in industry standard components and tools for embedded software development and debugging.
- Optimized project management flow for Lattice FPGA platform.
- Supports creating both C and C++ software projects based on Lattice SoC platform.
- Supports Lattice Diamond<sup>®</sup>, Lattice Radiant<sup>™</sup>, and Propel Builder bridges.
- Integrated GNU Debugger (GDB) and Open On-Chip-Debugging (OCD) with chained JTAG.
- Supports peripherals view with register description during debug session.
- Supports syntax highlighting for various development languages.
- Supports semihosting for On-Chip-Debugging and QEMU Virtual Platform.
- Supports multiple channels for On-Chip-Debugging.
- Supports "Attach to running target" for On-Chip-Debugging.
- Supports user custom application templates.
- Supports QEMU Virtual Platform.

#### **Lattice Propel Builder**

- Supports adding some Lattice Radiant foundation IP.
- Supports creating SoC and SoC verification project in project wizard Graphic User Interface (GUI).
- Supports Lattice Diamond, Lattice Radiant, QuestaSim, and Propel SDK bridges.
- Supports generating simulation environment, testbench, and script.
- Integrated QuestaSim Original Equipment Manufacturer (OEM).
- Supports creating more flexible AXI-based SoC.
- Supports reference IP RTL from user-specified library in IP Packager.
- Supports generation and reconfiguration of IP from centralized IP repository.
- Improved customized templates with constraint file included.
- Optimized warnings and disabled modifying Propel IP in Radiant software.
- Supports TCL in IP Packager.
- Supports GUI colour customization options for schematic.
- Supports a new entry to distinguish SoC creation from custom templates or built-in templates.
- Supports generating default value in top RTL file for AMBA4 interface dangling input ports.
- Supports DRC of cacheable address range on SoC including RISC-V RX processor.
- Supports DRC of connection compatibility between RISC-V RX processor and TCM.
- Supports Verilog/VHDL for RTL module of glue logic.
- Improved readability of Interface Type items in IP Packager GUI, such as Lattice External Flash Interface and AMBA AXI-4 Stream.
- Supports license debugger tool.
- Supports TCL mode entry for Builder and IP Packager.

#### **IP Support**

For IP support, refer to related IP user guides for detailed information.



#### **SoC Template Design and System Simulation**

 Provides Scalable RISC-V RX/MC/SM/Nano SoC template design on the following devices: LAV-AT, LFCPNX, LFD2NX, LFMXO4, LFMXO5, LIFCL, LN2-CT, LatticeECP3, ECP5U, ECP5UM, ECP5UM5G, iCE40UP, MachXO2, MachXO3D, MachXO3L, and MachXO3LF.

**Note**: Scalable RISC-V SoC template design creating is an update of the legacy multiple template design creation. All the previous design creating is included into this new scalable RISC-V SoC flow.

- Provides CertusPro-NX template design, the RISC-V MC Dual Processor Project.
- Provides Avant template design, the RISC-V MC Multi Processor Project.
- Provides CertusPro-NX template design, the Low Power Project.
- Provides CertusPro-NX template design, the RISC-V RX SHA-3 CXU Project.
- Provides MachXO3D template design Lattice Sentry RoT Project.
- Provides Mach-NX template design, the Lattice Sentry RoT Project (484) and Lattice Sentry RoT Project (256).
- Provides Empty Project on all devices to build from scratch.
- Supports functional verification using system-level simulation environment for templates.
- Supports DUT with one-level sub SBX in verification project.
- Updated Simulation Tool.

#### **Application Template Design**

- Provides template design Hello World Project
- Provides template design FreeRTOS-LTS PMP-Blinky Project
- Provides template design RISC-V RX Demo Project
- Provides template design QEMU helloworld Project
- Provides template design Timing Profiling Project
- Provides template design Code Coverage Project
- Provides template design FreeRTOS-LTS minimal Project
- Provides template design I2C Communication Project
- Provides template design Mtimer Project
- Provides template design Hardware Interrupt Project
- Provides template design Real Timer Project
- Provides template design Software Interrupt Project
- Provides template design SPI Controller Project
- Provides template design Watchdog Timer Project
- Provides template design I3C Communication Project
- Provides template design General Purpose Timer Project
- Provides template design Bootloader Launch Firmware from SPI Flash Project
- Provides template design Bootloader Launch Firmware in XIP mode Project

### **Release Contents**

- Propel\_2025.2.exe (Windows 10/11 64-bit Operating System)
- Propel 2025.2 lin.run (Red Hat Enterprise Linux 64-bit & Ubuntu LTS Operating System)
- Propel\_2025.2\_lin.md5 (Red Hat Enterprise Linux 64-bit & Ubuntu LTS Operating System)



#### Validated Boards in This Release

- AVANT-AT-E Evaluation Board (REV D P/N: LAV-E70-EVN-ES1)
- CertusPro-NX Evaluation Board (REV A P/N: LFCPNX-EVN)
- CrossLink-NX Evaluation Board (REV B P/N: LIFCL-40-EVN)
- LatticeECP3 Versa Evaluation Board (REV B P/N: LFE3-35EA-VERSA-EVN)
- ECP5 Versa Development Kit (Rev B LFE5UM-45F-VERSA-EVN)
- iCE40 UltraPlus Breakout Board (REV A P/N: iCE40UP5K-B-EVN)

## **System Requirements**

The basic system requirements for Lattice Propel 2025.2 on Microsoft Windows and Linux Operating System (OS):

- Windows 10/11 64-bit OS
- Red Hat Enterprise Linux 64-bit OS (RHEL8.10)
- Ubuntu 22.04/24.04 LTS OS
- Free Disk Space: approximately 10 GB
- Network adapter and network connectivity for IP server access

### **Known Limitations**

This release of Lattice Propel 2025.2 has the following limitations:

- DUT with one-level sub SBX is with limited support in verification project.
- Debug module for RISC-V MC and SM cores on MachXO4 Device has been removed due to the lack of support for the previous Lattice Diamond primitive in Lattice Radiant software.
- During GDB debugging, breakpoints outside the current active project may lead to unexpected breakpoint behavior.
- Opening a non-UART port with the terminal cli tool can lead to unexpected results.
- Porting an SoC from one device to another may fail without manually adapting the TCL scripts.
- Encrypted VHDL IP is only supported in Lattice Radiant flow, but not in Lattice Diamond flow.
- The MAX\_PATH inside Windows file I/O API is restricted to 260 characters, but the usable path is even more
  constrained. The MAX\_PATH must contain the drive letter and the NULL character to terminate the string
  correctly.
- Current OpenOCD cannot read Float Point Unit (FPU) registers, which makes Propel SDK unable to show FPU related register values.
- Lattice Propel software does not support HW-USBN-2A cable.
- Questa Sim vendor hasn't officially supported Ubuntu OS.

## **Known Issues**

This release of Lattice Propel 2025.2 has the following known issues:

- Writing an 8-bit or 16-bit value to system memory on MachXO4 devices can actually perform a full 32-bit write and overwrite the entire 32-bit data.
- An invalid read error occurs during the QEMU launch, but it does not actually affect functionality.
- No available device when using terminal\_cli tool in Ubuntu24.04



#### **Notes**

- It is recommended to use the same version of Lattice Radiant software and Lattice Propel software for best compatibility.
- RISC-V RX v2.7.0+ requires TCM v1.5.3+; all other combinations are unsupported.
- Balanced or advanced RISC-V RX core requires TCM with ATOMIC enabled. Lite RISC-V RX core requires TCM with ATOMIC disabled.
- With Response to Write Error enabled, the RISC-V RX core stalls on AXI ID Width mismatch. Suggest equalizing AXI ID Width when upgrading IPs.

# **Technical Support**

- For assistance, submit a technical support case at www.latticesemi.com/techsupport.
- For frequently asked questions, refer to the Lattice Answer Database at www.latticesemi.com/en/Support/AnswerDatabase.
- Previous Lattice Propel software versions are available on Software Archive page on Company Public website: https://www.latticesemi.com/Support/SoftwareArchive



# **Revision History**

#### Revision 1.0, December 2025

| Section | Change Summary      |
|---------|---------------------|
| All     | Production release. |



www.latticesemi.com