



## PCIe x8 IP

IP Version: v3.0.0

## Release Notes

FPGA-RN-02061-1.4

December 2025

## Disclaimers

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUNDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

## Inclusive Language

This document was created consistent with Lattice Semiconductor's inclusive language policy. In some cases, the language in underlying tools and other items may not yet have been updated. Please refer to Lattice's inclusive language [FAQ 6878](#) for a cross reference of terms. Note in some cases such as register names and state names it has been necessary to continue to utilize older terminology for compatibility.

# Contents

|                                             |   |
|---------------------------------------------|---|
| Contents .....                              | 3 |
| 1. Introduction .....                       | 4 |
| PCIE x8 IP v3.0.0 .....                     | 4 |
| PCIE x8 IP v2.4.0 .....                     | 4 |
| Corrections to Previous Release Notes ..... | 4 |
| PCIE x8 IP v2.3.0 .....                     | 4 |
| PCIE x8 IP v2.2.0 .....                     | 5 |
| PCIE x8 IP v2.1.0 .....                     | 5 |
| PCIE x8 IP Earlier Versions .....           | 5 |
| References .....                            | 7 |
| Technical Support Assistance .....          | 8 |

## 1. Introduction

This document contains the Release Notes for the PCIe x8 IP and PCIe x8 Driver. For specific details about the IP and the driver, refer to the following:

- [PCIe x8 IP Core User Guide \(FPGA-IPUG-02243\)](#)
- [Avant-G/X PCIe Host DMA Driver Software User Guide \(FPGA-TN-02405\)](#)
- [Lattice Avant and Nexus PCIe Host DMA Driver Software User Guide \(FPGA-TN-02386\)](#)
- [Lattice Avant and Nexus PCIe Basic Memory-Mapped Host Driver \(Non-DMA\) User Guide \(FPGA-TN-02387\)](#)
- [PCI Express for Avant FPGAs](#) web page

### PCIE x8 IP v3.0.0

| Software         | Software Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant™ | 2025.2           | <ul style="list-style-type: none"> <li>• IP Update <ul style="list-style-type: none"> <li>• Made enhancements to the IP user interface.</li> <li>• Added device support for Certus-N2 (except LN2-CT-20ES).</li> </ul> </li> <li>• Feature Update <ul style="list-style-type: none"> <li>• Enabled DMA.</li> <li>• Enabled MSI-X feature in AXI Bridge mode.</li> </ul> </li> <li>• Example Design Update <ul style="list-style-type: none"> <li>• Added DMA Example Design simulation and hardware support.</li> </ul> </li> <li>• Driver Update <ul style="list-style-type: none"> <li>• Added the official driver support for DMA.</li> </ul> </li> </ul> |

### PCIE x8 IP v2.4.0

| Software        | Software Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2025.1.1         | <ul style="list-style-type: none"> <li>• Driver Update <ul style="list-style-type: none"> <li>• Added the official driver support for the AXI Bridge mode.</li> </ul> </li> <li>• IP Update <ul style="list-style-type: none"> <li>• Restored link0_clk_usr_o.</li> <li>• Updated the default values for Device ID and Vendor ID.</li> <li>• Updated width for link0_flr_ack_i and link0_flr_o to 32 bits when FLR is enabled for hard DMA variant.</li> </ul> </li> <li>• Feature Update <ul style="list-style-type: none"> <li>• Restored Advance Error Reporting (AER) capability.</li> <li>• Removed Surprise Down Error and TLP Prefix Blocked reporting.</li> </ul> </li> </ul> |

### Corrections to Previous Release Notes

- In v2.3.0, the Active State Power Management (ASPM) capability and Latency Tolerance Reporting (LTR) capability are disabled as these were unintentionally made available in the v2.2.0 release. Any use during the v2.2.0 release is unsupported and may carry risks due to incomplete validation.

### PCIE x8 IP v2.3.0

| Software        | Software Version | Summary of Changes                                                                                                                                   |
|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2025.1           | <ul style="list-style-type: none"> <li>• Feature Updates <ul style="list-style-type: none"> <li>• AXI Bridge Mode enablement.</li> </ul> </li> </ul> |

## PCIE x8 IP v2.2.0

| Software        | Software Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2024.2.1         | <ul style="list-style-type: none"><li>• Feature Updates<ul style="list-style-type: none"><li>• Active State Power Management (ASPM) capability enablement</li></ul></li><li>• Example Design Updates<ul style="list-style-type: none"><li>• Added Harden DMA Gen4x8 Example Design hardware support.</li><li>• Added non-DMA Gen4x8 Example Design hardware support.</li></ul></li><li>• Driver Updates<ul style="list-style-type: none"><li>• Added official driver support for Harden DMA and non-DMA</li></ul></li></ul> |

## PCIE x8 IP v2.1.0

| Software        | Software Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lattice Radiant | 2024.2           | <ul style="list-style-type: none"><li>• Enabled Harden DMA Gen4x8 support for Synthesis/Timing/Simulation.</li><li>• Enabled Harden DMA Gen4x8 Example Design simulation.</li><li>• Updated the PCIe PCS/PHY parameters for hardware support (official hardware support in Radiant 2025.1).</li><li>• Fixed bugs related to PCIe BAR, PF, VF, MSI and MSI-X.</li></ul> |

## PCIE x8 IP Earlier Versions

| IP Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0.0      | <ul style="list-style-type: none"><li>• PHY Configuration<ul style="list-style-type: none"><li>• Increased aggregation and bifurcation up to x8 lanes</li><li>• Increased data rates of 8.0 Gbps and 16.0 Gbps</li><li>• Added 128b/130b encoding at 8 Gbps and 16 Gbps</li><li>• Added support for PCIe L1-substate power management and Separate RefClk Independent SSC Architecture (SRIS)</li></ul></li><li>• Hard IP Link Layer Features<ul style="list-style-type: none"><li>• PCI Express Base Specification Revision 4.0 compliant including compliance with earlier PCI Express Specifications</li><li>• Backward compatible with PCI Express 3.x, 2.x, 1.x</li><li>• x8 PCI Express Lanes with support for bifurcation</li><li>• Supported lane configurations: 1 x 8, 1 x 4, 1 x 2, 1 x 1</li></ul></li></ul> |

| IP Version | Summary of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1.0      | <ul style="list-style-type: none"> <li>• PHY Configuration <ul style="list-style-type: none"> <li>• Aggregation and bifurcation up to x4 lanes</li> <li>• Data rates of 2.5 Gbps and 5.0 Gbps</li> <li>• Selectable parallel data widths such as 8, 16, 32, and 64</li> <li>• 8b/10b encoding at 2.5 Gbps and 5 Gbps</li> <li>• Adaptive and configurable RX Continuous Time Linear Equalizer (CTLE) and Decision Feedback Equalizer (DFE)</li> <li>• Adaptive and programmable TX equalization</li> <li>• Extensive PMA debug capability through read/write and read-only registers in PCS</li> <li>• Register-based control of all PCS-to-PMA signals</li> <li>• A wide range of reference clock frequencies with optional fractional frequency correction capability</li> <li>• A wide range of divided clock frequencies for external-to-PHY usage with optional spread-spectrum clock (SSC) capability</li> <li>• Built-in, on-chip SSC generation and full configuration from -5000 to +5000 ppm</li> <li>• Test support features such as near-end loopback, PLL bypass modes, and others</li> <li>• Protocol-compatible features such as LOS, squelch, power modes, and others</li> </ul> </li> <li>• Hard IP Link Layer Features <ul style="list-style-type: none"> <li>• PCI Express Base Specification Revision 2.0 compliant including compliance with earlier PCI Express Specifications</li> <li>• Backward compatible with PCI Express 1.x</li> <li>• x4 PCI Express Lanes with support for bifurcation</li> <li>• Supported lane configurations: 1 × 4, 1 × 2, 1 × 1</li> </ul> </li> </ul> |
| 1.0.1      | <ul style="list-style-type: none"> <li>• Supports Synthesis/Timing/Simulation</li> <li>• Supports Gen1/2 x1/x2/x4 Endpoint</li> <li>• Supports AXI-L/LMMI for config bus</li> <li>• Supports AXI-S/TLP interface for data bus</li> <li>• Supports Example Design simulation using QuestaSim (refer to IPUG for details)</li> <li>• Supports up to 8 PF with workaround (refer to IPUG or ED. To be addressed in 2023.2 SP1)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

## References

- [PCIe x8 IP Core User Guide \(FPGA-IPUG-02243\)](#)
- [Avant-G/X PCIe Host DMA Driver Software User Guide \(FPGA-TN-02405\)](#)
- [Lattice Avant and Nexus PCIe Host DMA Driver Software User Guide \(FPGA-TN-02386\)](#)
- [Lattice Avant and Nexus PCIe Basic Memory-Mapped Host Driver \(Non-DMA\) User Guide \(FPGA-TN-02387\)](#)
- [Avant-G web page](#)
- [Avant-X web page](#)
- [PCI Express for Avant FPGAs web page](#)
- [Lattice Propel Builder software](#)
- [Lattice Radiant FPGA design software](#)
- [Lattice Insights for Lattice Semiconductor training courses and learning plans](#)

## Technical Support Assistance

Submit a technical support case through [www.latticesemi.com/techsupport](http://www.latticesemi.com/techsupport).

For frequently asked questions, please refer to the Lattice Answer Database at  
[www.latticesemi.com/Support/AnswerDatabase](http://www.latticesemi.com/Support/AnswerDatabase)



[www.latticesemi.com](http://www.latticesemi.com)