Welcome to Lattice Radiant® software, the complete design environment for Lattice Semiconductor Field Programmable Gate Arrays (FPGAs).

What’s New in Radiant Software 2.2.1

- **Device Support:**
  - CrossLink™-NX Automotive Devices (LIFCL):
    - 17K (-7) HP/LP 1.0V – CSFBGA121
    - 17K (-7) HP/LP 1.0V – CABGA256
    - 40K (-7) HP/LP 1.0V – CSFBGA121
    - 40K (-7) HP/LP 1.0V – CABGA256
    - 17K and 40K devices bitstream enabled and timing data in Preliminary status
  - CrossLink-NX (LIFCL) & Certus™-NX (LFD2NX) PSR for C/I

- **Tool and Other Enhancements:**
  - Power Calculator – Updates have been added to I/O, MIPIDPHY, and PCIE.
  - Mentor ModelSim® Lattice Edition - ModelSim Lattice Edition has been updated to Revision 2021.02.

What’s New in Radiant Software 2.2

- **Device Support:**
  - CrossLink-NX Device Family (LIFCL):
    - 17K and 40K devices bitstream enabled.
  - Certus-NX Device Family (LFD2NX):
    - 40K (-7/-8/-9) HP/LP 1.0V (COM/IND) - CABGA196
    - 40K (-7/-8/-9) HP/LP 1.0V (COM/IND) - CSFBGA121
    - 40K devices bitstream enabled.

- **Tool and Other Enhancements:**
  - Programmer – Supports full encryption and authentication.
  - Simulation tool change – Mentor ModelSim Lattice Edition is the new OEM simulation tool included with Radiant software. ModelSim replaces Aldec-Active HDL™.
NOTE: For post-routing simulation, please use a full version of ModelSim PE. The OEM version will be addressed in an upcoming software release.

- **Reveal** – Reveal Analyzer/Controller support for CrossLink-NX (LIFCL) and Certus-NX (LFD2NX) device families.
- **Soft Error Injection** – Soft Error Injection (SEI) Editor allows you to generate single-bit errors, insert them into a bitstream, and detect them for analysis, simulating the effect of radiation damage on the device’s configuration memory.

### Updating Projects from an Earlier Version

If you want to work on a design project created with an earlier version of Radiant software, start with the following procedures. These procedures adapt the project for the changes in Radiant software.

Find out which version of Radiant software your project was created with. Then work through the changes for that and every later version, starting with the earliest and going to the most recent. For example, if your project was created with Radiant software 1.0, you would start with the changes for Radiant software 1.0. After completing those changes, you would work on the changes for Radiant software 2.0, and so on.

Once saved, the project will not be compatible with earlier Radiant software versions.

The following IP for CrossLink-NX (LIFCL) and Certus-NX (LFD2NX) must be re-generated in Radiant software v2.2.1:

- PLL (Phase Locked Loop)
- DDR_Generic (DDR Generic Interfaces)
- GDDR7:1 (LVDS Interface)
- DDR_MEM (DDR Memory Interfaces)
- MIPI_DPHY (MIPI D-PHY Interface)
- LFSR (Linear Feedback Shift Register)
- ADC_Sequencer (Analog to Digital Converter)
- RAM_DP (Pseudo Dual Port RAM)

The following IP for iCE40UP must be re-generated in Radiant software v2.2:

- PLL (Phase Locked Loop)

The following IP for CrossLink-NX (LIFCL) and Certus-NX (LFD2NX) must be re-generated in Radiant software v2.2:

- PLL (Phase Locked Loop)
- DDR_Generic (DDR Generic Interfaces)
- GDDR7:1 (7:1 LVDS Interface)
- SDR (Single Data Rate)
- DDR_MEM (DDR Memory Interfaces)
- ADC (Analog to Digital Converter)
Lattice Radiant Software 2.2.1 Release Notes
Release Notes – March 29, 2021

- SEDC (Soft Error Detection/Correction)
- Sin_Cos_Table (Sine Cosine Table)
- OSC (Oscillator)
- RAM_DQ (Single Port RAM)
- RAM_DP_True (True Dual Port RAM)
- FIFO
- FIFO_DC (FIFO Dual Clock)

The following is a list of IP for CrossLink-NX (LIFCL) and Certus-NX (LFD2NX) that must be re-generated in Radiant software v2.1:

- PLL (Phase Locked Loop)
  The following IPs use PLL; therefore, these IPs need to be re-generated to update the PLL:
  - GDDR7:1 (7:1 LVDS Interface)
  - DDR_MEM (DDR Memory Interfaces)
  - DDR_Generic (DDR Generic Interfaces)
  - MIPI_DPHY (MIPI Interface)
- ADC (Analog to Digital Converter)
- SEDC (Soft Error Detection/Correction)
- OSC (Oscillator)

**Migrating IPs** – When an older version IP is migrated to Radiant software 2.1, observe the following:

- For PMIs, user must add the Family attribute in all PMI instantiations (Radiant software 2.0, 2.0 SP1, and 2.1).
- Phase Locked Loop (PLL) IP has been enhanced since Radiant software 2.0 SP1 released. For designs created in previous versions of Radiant software (2.0 or prior), it is necessary to re-generate PLL IP in Radiant software 2.1. Otherwise, Radiant software 2.1 will issue an error when the previous generated PLL IP is detected in the design. Designs created using Radiant Software 2.0 SP1 with PLL will work without any errors.

**Update to IO_Type HDL attribute default value** – The IO_TYPE HDL attribute default value has been changed since Radiant 2.0 SP1 from LVCMOS18 to LVCMOS33.

**Oscillator Frequency Range change in iCE40UP** – The “Fast” setting for “Oscillator Frequency Range” in Bitstream Strategy options has been removed in Radiant 2.1. There are two settings only - “Medium” and “Slow.” If you have an earlier project using the “Fast” setting, it will be defaulted to “Slow” in Radiant 2.1. You will need to change it to “Medium” if you want a faster configuration speed.

**Large_RAM** – If a LARGE_RAM IP generated from a previous Radiant version needs to be re-configured in Radiant 2.1, the IP must be re-created.
Help Resources

Available information resources for the Radiant software include the following:

- Online Help updated with CrossLink-NX (LIFCL) and Certus-NX (LFD2NX) content.
  - To view the Online Help, start the Lattice Radiant software and select the "Getting Started" icon under Information Center.
- Installation:
  - Lattice Radiant Software 2.2 Installation Guide for Windows
    This document provides installation instructions for Windows OS.
  - Lattice Radiant Software 2.2 Installation Guide for Linux/Ubuntu
    This document provides installation instructions for Linux/Ubuntu OS.

System Requirements

The following shows the basic system requirements for Radiant software:

- Intel Pentium or Pentium-compatible PC
- 64-bit OS:
  - Windows 10
  - Red Hat Enterprise Linux 6.9 or 7.4
  - Ubuntu version 16.04 LTS
- Approximately 3 GB free disk space
- Computer Memory Requirement: 8 GB Recommended for running a single project. If running multiple projects, the memory requirement will be higher.
- 1024 X 768 graphics display
- Network adapter for license and network connectivity
- A Web browser with JavaScript capability
- Acrobat Reader

Support for Third-Party Synthesis and Simulator Tools

In addition to the Synopsys Synplify Pro® for Lattice and ModelSim Lattice Edition tools included with Radiant software suite, the following 3rd-party synthesis and simulator tools are supported by Radiant software:

Lattice Radiant Software 2.2.1 Release Notes
Release Notes – March 29, 2021
Synthesis Tools:
- Synopsys Synplify Pro FPGA synthesis software version Q-2020.03LR

Simulator Tools:

Please note that pre-compiled simulation libraries are for Mentor ModelSim Lattice Edition. However, provided HDL files for simulation libraries are encrypted for use with Aldec, Cadence, Mentor, and Synopsys verification tools.
Known Issues for Radiant Software 2.2.1

The following are known issues for the Radiant software 2.2.1.

**MAP incorrectly reports number of DPHY and PCIE/ADC resources for CrossLink-NX (LIFCL) QFN72 package.**

For assistance with this issue, please contact Lattice Technical Support.
Devices affected: CrossLink-NX (LIFCL)
Bug number: DNG-8297

**When simulating Generic DDR, there may be a mismatch in the RTL and post-route simulation. Silicon is not affected.**

For assistance with this issue, please contact Lattice Technical Support.
Devices affected: CrossLink-NX (LIFCL), Certus-NX (LFD2NX)
Bug number: DNG-9639

**CSI-2/D-PHY Transmitter IP hangs during Post synthesis/PAR simulations.**

For some configurations of CSI-2/DSI D-PHY-TX IP, post-synthesis and post-PAR simulation hangs (runs indefinitely without stopping) when LSE is used.
Workaround: Use Synplify Pro for synthesis and generating the post-PAR netlist if you run into this issue.
Devices affected: CrossLink-NX (LIFCL), Certus-NX (LFD2NX)
Bug number: DNG-9697

**For some SystemVerilog designs, Synplify Pro fails to identify multi-driven nets and the flow passes with no errors**

Workaround: Check the design for multi-driven nets and run the flow using LSE to verify.
Devices affected: CrossLink-NX (LIFCL), Certus-NX (LFD2NX)
Bug number: DNG-10132
Modify default INIT value for HardDPHY RX soft IP when running at DPHY v1.1 data rate (<=1.5Gbps)

When Hard DPHY is used, the input Tsu/Thd is unbalanced resulting in marginal Tsu performance at line rate <= 1.5 Gbps in this release. The following devices and IP are affected:

Device: Crosslink-NX

IP: MIPI_DPHY (Hard DPHY, Receive Mode)

Workaround: To satisfy datasheet specification compliance, it is necessary to re-center the Tsu/Thd using the Manual De-Skew Calibration Delay Control feature in the Hard DPHY by performing the following on the generated RTL:

If MIPI_DPHY IP is used as the Receive interface with the Hard DPHY option at Data Rate <= 1.5 Gbps, modify the DPHY module instantiation’s hard coded TEST_PATTERN[31:0] parameter setting from "0b00000000000000000000000000000000" (0x00000000) to "0b10000000001000000000000000000000" (0x80200000) in the <instance_name>_ipgen_lscc_mipi_wrapper_rx module inside <instance_name>.v which is located in the RTL files folder of the generated IP.

Devices affected: CrossLink-NX (LIFCL)

Bug number: DNG-10731

For CrossLink-NX Automotive devices timing data status

The timing data status of CrossLink-NX automotive devices should be in Preliminary and not Final status.

Workaround: N/A

Devices affected: CrossLink-NX (LIFCL)

Bug number: DNG-10769

CrossLink-NX "Performance Hardware Data Status" of .TWR file shows Advanced

The timing data report .TWR file shows status of Performance Hardware Data Status as Advanced when it should be final status.

Workaround: N/A

Devices affected: CrossLink-NX (LIFCL)

Bug number: DNG-10779