Implementing High-Speed Interfaces with MachXO3D Usage Guide

Technical Note

FPGA-TN-02065-0.90

June 2019
Disclaimers
Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS and with all faults, and all risk associated with such information is entirely with Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer’s responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice’s product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.
Contents

Acronyms in This Document ........................................................................................................................................... 6
1. Introduction .................................................................................................................................................................. 7
2. Architecture for High-Speed Interfaces .................................................................................................................. 8
   2.1. Gearing Logic Distribution ................................................................................................................................. 8
   2.2. Different Types of I/O Logic Cells ....................................................................................................................... 8
   2.3. Clock Domain Transfer at PIO Cells ................................................................................................................ 11
3. External High-Speed Interface Description .......................................................................................................... 14
4. High-Speed Interface Building Blocks .................................................................................................................. 15
   4.1. ECLK .................................................................................................................................................................. 15
   4.2. ECLKSYNC ...................................................................................................................................................... 15
   4.3. SCLK ............................................................................................................................................................... 15
   4.4. CLKDIV .......................................................................................................................................................... 15
   4.5. PLL ................................................................................................................................................................. 15
   4.6. DQSDL ........................................................................................................................................................... 15
   4.7. Input DDR (IDDR) .......................................................................................................................................... 16
   4.8. Output DDR (ODDR) ...................................................................................................................................... 16
   4.9. Delays .............................................................................................................................................................. 16
5. Generic High-Speed DDR Interfaces ...................................................................................................................... 17
   5.1. High-Speed GDDR Interface Types ................................................................................................................ 17
   5.2. High-Speed GDDR Interface Details .............................................................................................................. 18
      5.2.1. Receive Interfaces ................................................................................................................................... 18
      5.2.2. Transmit Interfaces .................................................................................................................................. 24
6. Using IPExpress to Build Generic High-Speed DDR Interfaces ........................................................................... 32
   6.1. Building the SDR Interface .............................................................................................................................. 32
   6.2. Building DDR Generic Interfaces .................................................................................................................. 35
   6.3. Building a Generic DDR 7:1 Interface ............................................................................................................ 39
7. Generic High-Speed DDR Design Guidelines ..................................................................................................... 41
   7.1. I/O Logic Cells and Gearing Logic ................................................................................................................ 41
   7.2. High-Speed ECLK Bridge ................................................................................................................................ 41
   7.3. Reset Synchronization Requirement .............................................................................................................. 41
   7.4. Timing Analysis for High-Speed GDDR Interfaces ........................................................................................ 42
      7.4.1. Frequency Constraints .............................................................................................................................. 42
      7.4.2. Setup and Hold Time Constraints .......................................................................................................... 42
      7.4.3. Clock-to-Out Constraints ......................................................................................................................... 44
      7.4.4. Timing Rule Check for Clock Domain Transfers .................................................................................... 47
8. DDR Software Primitives and Attributes ............................................................................................................. 48
   8.1. Input DDR Primitives ........................................................................................................................................ 48
      8.1.1. IDDRX ....................................................................................................................................................... 48
      8.1.2. IDDRX2E ................................................................................................................................................ 48
      8.1.3. IDDRX4B ................................................................................................................................................ 49
      8.1.4. IDDRX71A ............................................................................................................................................... 49
   8.2. Output DDR Primitives .................................................................................................................................... 50
      8.2.1. ODDRX ..................................................................................................................................................... 50
      8.2.2. ODDRX2E .............................................................................................................................................. 50
      8.2.3. ODDRX4B .............................................................................................................................................. 51
      8.2.4. ODDRX71A .......................................................................................................................................... 51
   8.3. DDR Control Logic Primitives ........................................................................................................................ 52
      8.3.1. DQSDL .................................................................................................................................................... 52
      8.3.2. DELAYE ............................................................................................................................................... 53
      8.3.3. DELAYD ............................................................................................................................................... 54
      8.3.4. DLLDEL .............................................................................................................................................. 55

Technical Support Assistance ........................................................................................................................................... 56
Figures

Figure 2.1. Basic PIO Cell Support ×1 Gearing Ratio ...................................................... 9
Figure 2.2. Video PIO Cell for ×2/×4 and 7:1 Applications in MachXO3D Devices .................. 11
Figure 2.3. 7:1 Deserializer Timing in MachXO3D Device .............................................. 12
Figure 2.4. ×2/×4 Deserializer Timing in MachXO3D Device .......................................... 12
Figure 2.5. 7:1 Deserializer Timing in Response to ALIGNWD in MachXO3D Device ............... 12
Figure 2.6. ×2/×4 Deserializer Timing in Response to ALIGNWD in MachXO3D Device ........... 13
Figure 3.1. External Interface Definition ............................................................................. 14
Figure 5.1. GIREG_RX Interface ....................................................................................... 18
Figure 5.2. GDDR1_RX.SCLK.Aligned Interface Using DQSDLL ......................................... 19
Figure 5.3. GDDR1_RX.SCLK.Centered .............................................................................. 19
Figure 5.4. GDDR2_RX.ECLK.Aligned Interface ................................................................. 20
Figure 5.5. GDDR2_RX.ECLK.Centered Interface ............................................................... 21
Figure 5.6. GDDR4_RX.ECLK.Aligned Interface ................................................................. 22
Figure 5.7. GDDR4_RX.ECLK.Centered Interface ............................................................... 23
Figure 5.8. GDDR71_RX.ECLK.7:1 Interface .................................................................... 24
Figure 5.9. GOREG_TX.SCLK Interface ............................................................................. 25
Figure 5.10. GDDR1_TX.SCLK.Aligned Interface ............................................................... 25
Figure 5.11. GDDR1_TX.SCLK.Centered Interface ............................................................. 26
Figure 5.12. GDDR2_TX.ECLK.Aligned Interface ............................................................... 27
Figure 5.13. GDDR2_TX.ECLK.Centered Interface ............................................................. 28
Figure 5.14. GDDR4_TX.ECLK.Aligned Interface ............................................................... 29
Figure 5.15. GDDR4_TX.ECLK.Centered Interface ............................................................. 30
Figure 5.16. GDDR71_TX.ECLK.7:1 Interface .................................................................. 31
Figure 6.1. SDR Interface Selection at the IPexpress Main Window ...................................... 33
Figure 6.2. Configuration Tab for the SDR Interface ........................................................... 34
Figure 6.3. DDR_Generic Interface Selection at the IPexpress Main Window ....................... 35
Figure 6.4. Pre-Configuration Tab of the DDR_Generic Interfaces ...................................... 36
Figure 6.5. Configuration Tab of the DDR_Generic Modules ............................................. 37
Figure 6.6. GDDR71 Interface Selection at the IPexpress Main Window ............................... 39
Figure 6.7. Configuration Tab of GDDR71 ........................................................................ 40
Figure 7.1. Reset Synchronization for Receive Interfaces .................................................... 42
Figure 7.2. Reset Synchronization for Transmit Interfaces ................................................... 42
Figure 7.3. Receiver RX.CLK.Centered Waveforms ............................................................ 43
Figure 7.4. Receiver RX.CLK.Aligned Input Waveforms ..................................................... 43
Figure 7.5. Receiver GDDR71_RX. Waveforms .................................................................. 44
Figure 7.6. tC0 Minimum and Maximum Timing Analysis .................................................. 45
Figure 7.7. Transmitter TX.CLK.Centered Output Waveforms ............................................ 45
Figure 7.8. Transmitter TX.CLK.Aligned Waveforms ......................................................... 46
Figure 7.9. Transmitter GDDR71_TX. Waveforms .............................................................. 46
Figure 8.1. IDDRX Symbol ............................................................................................... 48
Figure 8.2. IDDRX2E Symbol ......................................................................................... 49
Figure 8.3. IDDRX4B Symbol ......................................................................................... 49
Figure 8.4. IDDRX71A Symbol ....................................................................................... 50
Figure 8.5. ODDRX E Symbol ....................................................................................... 50
Figure 8.6. ODDRX2E Symbol ....................................................................................... 51
Figure 8.7. ODDRX4B Symbol ....................................................................................... 51
Figure 8.8. ODDRX71A Symbol ...................................................................................... 52
Figure 8.9. DQSDLLC Symbol ....................................................................................... 52
Figure 8.10. DELAYE Symbol ....................................................................................... 54
Implementing High-Speed Interfaces with MachXO3D Usage Guide
Technical Note

Figure 8.11. DELAYD Symbol .......................................................... 55
Figure 8.12. DLLDELC Symbol .......................................................... 55

Tables

<table>
<thead>
<tr>
<th>Table</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1</td>
<td>Gearing Logic Distribution for MachXO3D Devices</td>
<td>8</td>
</tr>
<tr>
<td>5.1</td>
<td>Generic High-Speed I/O DDR Interfaces</td>
<td>17</td>
</tr>
<tr>
<td>6.1</td>
<td>Signal Names Used by IPexpress Modules</td>
<td>32</td>
</tr>
<tr>
<td>6.2</td>
<td>GUI Options for the SDR Interfaces</td>
<td>34</td>
</tr>
<tr>
<td>6.3</td>
<td>GUI Option for the Pre-Configuration Tab of DDR_Generic Modules</td>
<td>36</td>
</tr>
<tr>
<td>6.4</td>
<td>GUI Options of the Configuration Tab of the DDR_Generic Modules</td>
<td>37</td>
</tr>
<tr>
<td>6.5</td>
<td>Gearing Ratio Selection by the Software for MachXO3D Device</td>
<td>38</td>
</tr>
<tr>
<td>6.6</td>
<td>GUI Options of the Configuration Tab for GDDR_71</td>
<td>40</td>
</tr>
<tr>
<td>7.1</td>
<td>Gearing Logic Supported by Mixed Mode of I/O Logic Cells for MachXO3D Devices</td>
<td>41</td>
</tr>
<tr>
<td>8.1</td>
<td>MachXO3D DDR Software Primitives</td>
<td>48</td>
</tr>
<tr>
<td>8.2</td>
<td>DQSDLLC Signals</td>
<td>53</td>
</tr>
<tr>
<td>8.3</td>
<td>Attribute for DQSDLLC</td>
<td>53</td>
</tr>
<tr>
<td>8.4</td>
<td>DELAYE Signals</td>
<td>54</td>
</tr>
<tr>
<td>8.5</td>
<td>DELAYE attributes</td>
<td>54</td>
</tr>
<tr>
<td>8.6</td>
<td>DEL_MODE Values Corresponding to the GDDR Interface</td>
<td>54</td>
</tr>
<tr>
<td>8.7</td>
<td>DELAYD Signals</td>
<td>55</td>
</tr>
<tr>
<td>8.8</td>
<td>DLLDELC Signals</td>
<td>55</td>
</tr>
</tbody>
</table>
Acronyms in This Document

A list of acronyms used in this document.

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>DDR</td>
<td>Double Data Rate</td>
</tr>
<tr>
<td>ECLK</td>
<td>Edge Clock</td>
</tr>
<tr>
<td>GDDR</td>
<td>Generic Double Data Rate</td>
</tr>
<tr>
<td>PCLK</td>
<td>Primary Clock</td>
</tr>
<tr>
<td>PIO</td>
<td>Programmable I/O</td>
</tr>
<tr>
<td>PLD</td>
<td>Programmable Logic Device</td>
</tr>
<tr>
<td>SCLK</td>
<td>System Clock</td>
</tr>
<tr>
<td>SDR</td>
<td>Single Data Rate</td>
</tr>
</tbody>
</table>
1. Introduction

In response to the increasing need for higher data bandwidth, the industry has migrated from the traditional Single Data Rate (SDR) to the Double Data Rate (DDR) architecture. SDR uses either the rising edge or the falling edge of the clock signal to transfer data, while DDR uses both edges of the clock signal for data transfer. This essentially doubles the data transmission rate using the same clock frequency because the data is transferred twice per clock cycle. The Lattice MachXO3D PLD family supports high-speed interfaces for both DDR and SDR applications through built-in Programmable I/O (PIO) logic. This document focuses on the implementation of high-speed generic DDR interfaces in the MachXO3D devices. It also provides guidelines for making use of the built-in capabilities of the MachXO3D devices to achieve the best performance for high-speed interfaces.
2. Architecture for High-Speed Interfaces

2.1. Gearing Logic Distribution

The high-speed generic DDR (GDDR) interfaces are supported through the built-in gearing logic in the Programmable I/O (PIO) cells. This gearing is necessary to support high-speed I/O while reducing the performance requirement on the FPGA fabric.

There are four gearing ratio settings available in the MachXO3D devices depending on the I/O bank locations and the logic density. The ×1 gearing ratio is available in all banks for all the device densities. The ×2, ×4, and the 7:1 gearing ratio are available in the top and bottom banks of the MachXO3D devices. The 7:1 gearing ratio is mainly used for video display applications. The ×2/×4 gearing circuit is shared with the 7:1 circuit on both receive and the transmit sides. Table 2.1 gives a breakdown of gearing logic support in the different I/O banks. Details of PIO cells can be found in MachXO3D Family Data Sheet (FPGA-DS-02026).

Table 2.1. Gearing Logic Distribution for MachXO3D Devices

<table>
<thead>
<tr>
<th>Gearing Logic</th>
<th>Definition</th>
<th>Gearing Ratio</th>
<th>Left</th>
<th>Right</th>
<th>Bottom</th>
<th>Top</th>
</tr>
</thead>
<tbody>
<tr>
<td>DDR ×1*</td>
<td>GDDR</td>
<td>1:2 or 2:1</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Input DDR ×2</td>
<td>GDDR</td>
<td>1:4</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input DDR ×4</td>
<td>GDDR</td>
<td>1:8</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input DDR 7:1</td>
<td>GDDR</td>
<td>1:7</td>
<td></td>
<td></td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>Output DDR ×2</td>
<td>GDDR</td>
<td>4:1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output DDR ×4</td>
<td>GDDR</td>
<td>8:1</td>
<td></td>
<td></td>
<td></td>
<td>Yes</td>
</tr>
<tr>
<td>Output DDR 7:1</td>
<td>GDDR</td>
<td>7:1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Note: DDR ×1 is available for all MachXO3D device densities.

2.2. Different Types of I/O Logic Cells

In order to support various gearing ratios, the MachXO3D devices support two types of PIO logic cells. These include a basic PIO cell and a video PIO cell. The basic PIO cell supports traditional SDR registers and DDR ×1 registers. It is available on all sides of all MachXO3D devices. The video PIO cell supports the ×2, ×4 (in MachXO3D devices) and 7:1 gearing applications. They are available on the bottom side for the receive interfaces, and on the top side for the transmit interfaces. The input and output structures of each type of PIO cell are discussed in detail in MachXO3D Family Data Sheet (FPGA-DS-02026). The block diagrams of the PIO cells are shown here again in this document for reference.
Figure 2.1. Basic PIO Cell Support ×1 Gearing Ratio
Programmable Delay Cell

4-bit rx_data from x2 gearing

8-bit rx_data from x4 gearing

Not used in 1:7 de-serialization

Receive Path
2.3. Clock Domain Transfer at PIO Cells

The MachXO3D gearing logic performs serializing and de-serializing of high-speed data in the PIO cells. The clock domain transfer for the data from the high-speed edge clock (ECLK) to the low-speed system clock (SCLK) is guaranteed by design through two internal signals, UPDATE and SEL. The SEL signal toggles between ‘0’ and ‘1’ to sample three bits or four bits of data at a time for the 7:1 gearing. It remains static during the ×2/×4 gearings. The UPDATE signal behaves the same for all the gearings to update the register with the correct byte of data. This data is then clocked by the SCLK for downstream processing. Figure 2.2 illustrates the architecture of ×2/×4 input gearing logic.

MachXO3D devices provide logic to support word alignment with minimal FPGA resources. The word alignment results in a shift to the UPDATE, SEL and the SCLK signals. It can be activated by providing an alignment request signal to the ALIGNWD port of the high-speed interface components. ALIGNWD can be asynchronous to the ECLK domain, but it must be at least two ECLK cycles wide. For the 7:1 gearing, ALIGNWD must be pulsed seven times to loop through a maximum of seven combinations of word orders. For the ×2/×4 gearings, ALIGNWD must be pulsed eight times to step through maximum eight possible word orders.

Figure 2.2. Video PIO Cell for ×2/×4 and 7:1 Applications in MachXO3D Devices
Figure 2.3 and Figure 2.4 provide a timing relationship of UPDATE, SEL, ECLK, and SCLK signals under different gearing requirements. Figure 2.5 and Figure 2.6 show the word alignment procedure for various gearing ratios. The discussion of gearing logic is applicable to both receive and transmit sides of the high-speed interfaces.

Figure 2.3. 7:1 Deserializer Timing in MachXO3D Device

Figure 2.4. ×2/×4 Deserializer Timing in MachXO3D Device

Figure 2.5. 7:1 Deserializer Timing in Response to ALIGNWD in MachXO3D Device
Figure 2.6. ×2/×4 Deserializer Timing in Response to ALIGNWD in MachXO3D Device
3. **External High-Speed Interface Description**

There are two types of external high-speed interface definitions that can be used with the MachXO3D devices: centered and aligned. In a centered external interface, at the device pins, the clock is centered in the data opening. In an aligned external interface, the clock and data transition are aligned at the device pins. This is sometimes called “edge-on-edge”. Figure 3.1 shows external interface waveforms for SDR and DDR. At the receive side, an aligned interface requires clock delay adjustment to position the clock edge at the middle of the data opening to ensure that the capture flip-flop setup and hold times are not violated. Similarly a centered interface at the transmit side will require a clock delay adjustment to position the clock at the center of the data opening for transmission.

![Figure 3.1. External Interface Definition](image)

© 2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at [www.latticesemi.com/legal](http://www.latticesemi.com/legal). All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
4. High-Speed Interface Building Blocks

MachXO3D devices provide dedicated logic blocks for building high-speed interfaces, with each block performing a unique function. Combining various blocks gives ultimate performance of a specific interface. The hardware components in the device are described in this section. The DDR Software Primitives and Attributes section describes the library elements for these components. Refer to MachXO3D sysCLOCK PLL Usage Guide (FPGA-TN-02070) for an in-depth discussion of clocking and PLL architectures.

4.1. ECLK

Edge clocks are high-speed, low-skew I/O dedicated clocks. Two edge clocks (ECLK) are available on each of the top and bottom sides. The primary clock nets (PCLK) have direct connectivity to ECLKs. The bottom PCLK pins also have minimal routing to PLLs for video applications.

4.2. ECLKSYNC

This is the ECLK synchronization block. Each ECLK has its own ECLKSYNC component to synchronize the clock domain transfer of data. This block can also be used to dynamically disable an edge clock to save power during operation.

4.3. SCLK

SCLK refers to the system clock of the design. SCLK must use primary clock (PCLK) pins or primary clock (PCLK) nets for high speed interfaces. There are eight PCLK pins available for the MachXO3D device, and eight PCLK nets in the MachXO3D devices.

4.4. CLKDIV

Clock dividers are used to generate low-speed system clocks from a high-speed edge clock. The ECLK frequency can be divided down by 2, by 3.5, or by 4 through the CLKDIV component.

4.5. PLL

A maximum of two PLLs are available in the MachXO3D devices. There are pre-assigned dual-purpose I/O pins that drive to PLLs as reference clock inputs.

4.6. DQSDLL

A maximum of two DQSDLLs are available. The top-right DQSDLL controls the top and right banks. The bottom-left DQSDLL can be used by the bottom and left banks. The DQSDLL, together with the clock slave delay cell (DLLDEL), is used to create a 90° clock shift/delay for aligned receiver interfaces.

4.7. Input DDR (IDDR)

Generic input DDR components support ×1, ×2, ×4, and 7:1 gearing ratios at the receiving side of the PIO cells. The ×1 gearing is supported by IDDRX, or the basic PIO cell. It receives 1-bit DDR data and outputs 2-bit wide parallel data synchronized to the SCLK. There is no clock domain transfer involved in the ×1 gearing. The ×2 gearing is supported by IDDRX2. It receives 1-bit DDR data synchronized to the ECLK and outputs four bits of parallel data synchronized to the SCLK. The same function applies to the IDDRX4, which receives a single bit of DDR data synchronized to the ECLK and outputs eight bits of parallel data synchronized to the SCLK. The 7:1 gearing shares the...
same structure as the ×4 gearing. The 7:1 gearing outputs seven bits of parallel data instead of eight. The generic high-speed interface gearings are supported by the video PIO cells.

### 4.8. Output DDR (ODDR)

Generic output DDR components support ×1, ×2, ×4, and 7:1 gearing ratios at the transmit side of the PIO cells.

The ×1 gearing is supported by ODDRX, or the basic PIO cell. It serializes the 2-bit data based on SCLK. There is no clock domain transfer involved in ×1 gearing. The ×2 gearing is supported by ODDRX2. The 4-bit parallel data is clocked by SCLK and is serialized using ECLK. The ×4 gearing is supported by ODDRX4. The 8-bit parallel data is clocked by SCLK and is serialized using ECLK. The 7:1 gearing shares the same structure as the ×4 gearing. The 7-bit parallel data is serialized by the ECLK. The generic high-speed interface gearings are supported by the video PIO cells.

### 4.9. Delays

There are two types of delay available for high-speed interfaces. The first type is the I/O logic delay that can be applied on the input data paths, as shown in the block diagram of PIO architectures at the beginning of the document.

Although the 32-tap I/O logic delay can be static or dynamic, only the bottom side of the MachXO3D device supports dynamic data path delay. The static I/O logic delay (DELAYE) is used by default when configuring the interface in the Lattice design software. Software applies fixed delay values based on the interface used. Dynamic delay (DELAYD) at the bottom-side input data path provides dynamic or user-defined delay. Dynamic delay requires extra ports available on the module to be connected to user logic for delay control. The I/O logic delay is used to achieve the SDR zero hold timing, or match primary clock injection for ×1 gearing, or match the edge clock injection for ×2/×4 gearings.

The second type of delay is the clock slave delay cell (DLLDEL), which delays the incoming clock by 90° to place the clock in the middle of the data opening. This block is digitally controlled by the DQSDLL through 7-bit control code. There is one clock slave delay cell per primary clock pin. Its input comes from the primary clock pins and its output can drive the primary clock net for the ×1 aligned interface or ECLK for ×2/×4 aligned interfaces.
5. Generic High-Speed DDR Interfaces

Generic high-speed interfaces, or Generic DDR (GDDR), are supported in MachXO3D devices using the dedicated logic blocks. This section will discuss the GDDR types, the interface logic, and the software to support the GDDR capability in the silicon.

5.1. High-Speed GDDR Interface Types

The GDDR interfaces supported by the MachXO3D device family are pre-defined in the software and characterized in the silicon. Table 5.1 lists all the supported interfaces and gives a brief description of each interface.

### Table 5.1. Generic High-Speed I/O DDR Interfaces

<table>
<thead>
<tr>
<th>Mode</th>
<th>Interface Name</th>
<th>Description</th>
<th>Supporting Device &amp; Sides</th>
</tr>
</thead>
<tbody>
<tr>
<td>RX SDR</td>
<td>GIREG_RX.SCLK</td>
<td>SDR input using SCLK</td>
<td>All sides</td>
</tr>
<tr>
<td>RX GDDRx1 Aligned</td>
<td>GDDRX1_RX.SCLK.Aligned</td>
<td>DDRx1 input using SCLK, data is edge-to-edge with incoming clock</td>
<td>All sides</td>
</tr>
<tr>
<td>RX GDDRx1 Centered</td>
<td>GDDRX1_RX.SCLK.Centered</td>
<td>DDRx1 input using SCLK, incoming clock is centered at the data opening</td>
<td>All sides</td>
</tr>
<tr>
<td>RX GDDRx2 Aligned</td>
<td>GDDRX2_RX.ECLK.Aligned</td>
<td>DDRx2 input using ECLK, data is edge-to-edge with incoming clock</td>
<td>Bottom</td>
</tr>
<tr>
<td>RX GDDRx2 Centered</td>
<td>GDDRX2_RX.ECLK.Centered</td>
<td>DDRx2 input using ECLK, incoming clock is centered at the data opening</td>
<td>Bottom</td>
</tr>
<tr>
<td>RX GDDRx4 Aligned</td>
<td>GDDRX4_RX.ECLK.Aligned</td>
<td>DDRx4 input using ECLK, data is edge-to-edge with incoming clock</td>
<td>Bottom</td>
</tr>
<tr>
<td>RX GDDRx4 Centered</td>
<td>GDDRX4_RX.ECLK.Centered</td>
<td>DDRx4 input using ECLK, incoming clock is centered at the data opening</td>
<td>Bottom</td>
</tr>
<tr>
<td>RX GDDR71</td>
<td>GDDR71_RX.ECLK.7:1</td>
<td>GDDR 7:1 input using ECLK</td>
<td>Bottom</td>
</tr>
<tr>
<td>TX SDR</td>
<td>GOREG_TX.SCLK</td>
<td>SDR output using SCLK</td>
<td>All sides</td>
</tr>
<tr>
<td>TX GDDRx1 Aligned</td>
<td>GDDRX1_TX.SCLK.Aligned</td>
<td>DDRx1 output using SCLK, data is edge-to-edge with outgoing clock</td>
<td>All sides</td>
</tr>
<tr>
<td>TX GDDRx1 Centered</td>
<td>GDDRX1_TX.SCLK.Centered</td>
<td>DDRx1 output using SCLK, outgoing clock is centered at the data opening</td>
<td>All sides</td>
</tr>
<tr>
<td>TX GDDRx2 Aligned</td>
<td>GDDRX2_TX.ECLK.Aligned</td>
<td>DDRx2 output using ECLK, data is edge-to-edge with outgoing clock</td>
<td>Top</td>
</tr>
<tr>
<td>TX GDDRx2 Centered</td>
<td>GDDRX2_TX.ECLK.Centered</td>
<td>DDRx2 output using ECLK, data is edge-to-edge with outgoing clock</td>
<td>Top</td>
</tr>
<tr>
<td>TX GDDRx4 Aligned</td>
<td>GDDRX4_TX.ECLK.Aligned</td>
<td>DDRx4 output using ECLK, data is edge-to-edge with outgoing clock</td>
<td>Top</td>
</tr>
<tr>
<td>TX GDDRx4 Centered</td>
<td>GDDRX4_TX.ECLK.Centered</td>
<td>DDRx4 output using ECLK, data is edge-to-edge with outgoing clock</td>
<td>Top</td>
</tr>
<tr>
<td>TX GDDR71</td>
<td>GDDR71_TX.ECLK.7:1</td>
<td>GDDR 7:1 output using ECLK</td>
<td>Top</td>
</tr>
</tbody>
</table>

**Note:** MIPI D-PHY Receive can be built using GDDRX4_RX.ECLK.Centered interface & MIPI D-PHY Transmit can be built using GDDRX4_TX.ECLK.Centered interface. Refer to MIPI D-PHY Interface IP (FPGA-RD-02040) for details.

The following describes the naming conventions used for each of the interfaces listed in Table 5.1:

- **G** – Generic
- **IREG** – SDR input I/O register
- **OREG** – SDR output I/O register
- **DDR1** – DDR ×1 I/O register
- **DDR2** – DDR ×2 I/O register
- **DDR4** – DDR ×4 I/O register
- **DDR71** – DDR 7:1 I/I register
• _RX – Receive interface
• _TX – Transmit interface
• ECLK – Uses ECLK (edge clock) clocking resource at the GDDR interface
• SCLK – Uses SCLK (primary clock) clocking resource at the GDDR interface
• Centered – Clock is centered to the data when coming into the device
• Aligned – Clock is aligned edge-on-edge to the data when coming into the device

5.2. High-Speed GDDR Interface Details

This section describes each of the generic high-speed interfaces in detail including the clocking to be used for each interface. For detailed information about the MachXO3D clocking structure, refer to MachXO3D sysCLOCK PLL Usage Guide (FPGA-TN-02070). As listed in Table 5.1, each interface is supported in specific bank locations of the MachXO3D devices. It is important to follow the architecture and various interface rules and preferences listed under each interface in order to build these interfaces successfully. The discussion of each component can be found in the DDR Software Primitives and Attributes section of this document.

5.2.1. Receive Interfaces

There are eight receive interfaces pre-defined and supported through Lattice IPexpress™ software.

GIREG_RX.SCLK

This is a generic interface for single data rate (SDR) data. The standard I/O register in the basic PIO cell (Figure 2.1) is used for the implementation. An optional inverter can be used to center the clock for aligned inputs. PLLs or DLLs can be used to remove the clock injection delay or adjust the setup and hold times. There are a limited number of DLLs in the architecture and these should be saved for high-speed interfaces when necessary. This interface can either be built using IPexpress, instantiating an I/O register element, or inferred during synthesis.

![Figure 5.1. GIREG_RX Interface](image)

The input data path delay cells can be used on the Din path of the interface. A DELAYE element provides a fixed delay to match the SCLK injection time. The dynamic input delay, DELAYD, is not available for this interface. Figure 5.1 shows possible implementations of this interface.

Interface rule:

A dedicated clock pin PCLK must be used as the clock source.
GDDR1_RX.SCLK.Aligned

This DDR interface uses the SCLK and the DQSDLL to provide a 90° clock shift to center the clock at the IDDRXE. A DELAYE element is used to adjust data delay for the SCLK clock injection time. The DELAYD is not available for the ×1 interface.

```
datain
  DELAYE
    D
    IDDRXE
          SCLK
    q

clk
  DLLDEL
    DQSDLLC
```

Figure 5.2. GDDR1_RX.SCLK.Aligned Interface Using DQSDLL

Interface rules:
- A dedicated clock pin PCLK must be used as the clock source for DLLDEL.
- A primary clock net must be used to connect DLL outputs to the SCLK port.
- The DELAYE value should be set to SCLK_ALIGNED for the best timing.
- There are up to two DQSDLLCs per device. This limits the interface to a maximum of two clock frequencies per device.

GDDR1_RX.SCLK.Centered

This DDR interface uses DELAYE to match the SCLK delay at the IDDRXE. DELAYD is not available for the ×1 interface. Since it is a centered interface, the clock edge is already in the middle of the data opening. There is no logic required to shift the clock.

```
datain
  DELAYE
    D
    IDDRXE
          SCLK
    q

clk
```

Figure 5.3. GDDR1_RX.SCLK.Centered

Interface rules:
- A dedicated clock pin PCLK must be used as the clock source.
- DELAYE value should be set to SCLK_CENTERED for the best timing.
- The clock connected to SCLK should be on a primary clock net.
GDDR2_RX.ECLK.Aligned

This DDR ×2 interface uses the DQSDLL to provide a 90° clock shift to center the clock at the IDDRX2E buffer. DELAYE is used to delay data to match the ECLK injection delay. DELAYD can also be used to control the delay dynamically. This interface uses ×2 gearing with the IDDRX2E element. This requires the use of a CLKDIVC to provide the SCLK which is half the frequency of the ECLK. The ECLKSYNCA element is associated with the ECLK and must be used to drive the ECLK. The port ALIGNWD can be used for word alignment at the interface.

Figure 5.4. GDDR2_RX.ECLK.Aligned Interface

Interface rules:
- A dedicated clock pin PCLK must be used as the clock source for DLLDEL C.
- Clock net routed to SCLK must use primary clock net.
- There are up to two DQSDLLCs per device. It limits this interface to a maximum of two clock frequencies per device.
- DELAYE should be set to ECLK_ALIGNED.
- When DELAYD is used, only one dynamic delay port is needed for the entire bus.
- This interface is supported at the bottom side of the devices.

GDDR2_RX.ECLK.Centered

This DDR ×2 interface uses DELAYE or DELAYD to match edge clock delay at the IDDRX2E. Since this interface uses the ECLK, it can be extended to support large data bus sizes for the entire side of the device. This interface uses ×2 gearing with the IDDRX2D element. This requires the use of a CLKDIVC to provide the SCLK which is half the frequency of the ECLK. The port ALIGNWD can be used for word alignment at the interface.
Interface rules:
- A dedicated clock pin PCLK must be used as the clock source for ECLKSYNCA.
- Clock net routed to SCLK must use primary clock net.
- DELAYE should be set to ECLK_CENTERED.
- When DELAYD is used, only one dynamic delay port is needed for the entire bus.
- This interface is supported at the bottom side of the devices.

**GDDRX4_RX.ECLK.Aligned**

This DDR ×4 interface uses the DQSDL to provide a 90° clock shift to center the edge clock at the IDDRX4B buffer. DELAYE is used to delay data to match the ECLK injection delay. DELAYD can also be used to control the delay dynamically. Since this interface uses the ECLK, it can be extended to support large data bus sizes for the entire side of the device. This interface uses ×4 gearing with the IDDRX4B element. This requires the use of a CLKDIVC to provide the SCLK which is one quarter of the ECLK frequency. ECLKSYNCA element is associated with the ECLK and must be used to drive the ECLK. The port ALIGNWD can be used for word alignment at the interface.
Figure 5.6. GDDRX4_RX.ECLK.Aligned Interface

Interface rules:
- A dedicated clock pin PCLK must be used as the clock source for DLLDELC.
- Clock net routed to SCLK must use primary clock net
- There are up to two DQSDLLCs per device. It limits this interface to have maximum of two clock frequencies per device.
- Data input must use A/B pair of the I/O logic cells for x4 gearing.
- DELAYE should be set to ECLK_ALIGNED
- When DELAYD is used, only one dynamic delay port is needed for the entire bus.
- This interface is supported at the bottom side of the MachXO3D-2100 and higher density devices.

Note: The GDDRX4_RX.ECLK.Centered interface is used to build MIPI D-PHY Receive Interface. Refer to MIPI D-PHY Interface IP (FPGA-RD-02040) for details.

GDDRX4_RX.ECLK.Centered

This DDR x4 interface uses DELAYE or DELAYD to match edge clock delay at the IDDRX4B. Since this interface uses the ECLK it can be extended to support large data bus sizes for the entire side of the device. This interface uses x4 gearing with the IDDRX4B element. This requires the use of a CLKDIVC to provide the SCLK which is one quarter of the ECLK frequency. The port ALIGNWD can be used for word alignment at the interface.
Interface rules:
- A dedicated clock pin PCLK must be used as the clock source for ECLKSYNCA.
- Clock net routed to SCLK must use primary clock net.
- Data input must use A/B pair of the I/O logic for ×4 gearing.
- DELAYE should be set to ECLK_CENTERED.
- When DELAYD is used, one dynamic delay port is needed for the entire bus.
- This interface is supported at the bottom side of the devices.

Figure 5.7. GDDRX4_RX.ECLK.Centered Interface
GDDR71_RX.ECLK.7:1
The GDDR 7:1 receive interface is unique among the supported high-speed DDR interfaces. It uses the PLL to search the best clock edge to the data opening position during bit alignment process. The PLL steps through the 16 phases to give eight sampling points per data. The data path delay is not used in this interface. CLKDIVC is used to divide down the ECLK by 3.5 due to the nature of the 1:7 deserializing requirement. This means the SCLK is running seven times slower than the incoming data rate. ECLKSYNCA element is associated with the ECLK and must be used to drive the ECLK. The complete 7:1 LVDS video display application requires bit alignment and word alignment blocks to be built in the FPGA resources in addition to the built-in I/O gearing logic and alignment logic. The CLK_PHASE signal is sent to the FPGA side to build the bit alignment logic.

![Diagram of GDDR71_RX.ECLK.7:1 Interface](image)

**Figure 5.8. GDDR71_RX.ECLK.7:1 Interface**

Interface rules:
- A dedicated clock pin PCLK at the bottom side must be used as the clock source for PLL.
- Clock net routed to SCLK must use primary clock net.
- There are up to two PLLs per device. It limits this interface to have maximum of two clock frequencies per device.
- The data input must use A/B pair of the I/O logic cell for 7:1 gearing.
- This interface is supported at the bottom side of the devices.

### 5.2.2. Transmit Interfaces

There are eight transmit interfaces pre-defined and supported through Lattice IPexpress software.

**GOREG_TX.SCLK**
This is a generic interface for SDR data and a forwarded clock. The standard register in the basic PIO cell is used to implement this interface. The ODDRXE used for the output clock balances the clock path to match the data path. A PLL can also be used to clock the ODDRXE to phase shift the clock to provide a precise clock to data output. There are a
limited number of PLLs in the architecture and these should be saved for high-speed interfaces when necessary. This interface can either be built using IPexpress, instantiating an I/O register element, or inferred during synthesis.

Interface rule:
The clock source for SCLK must be routed on a primary clock net.

**GDDR1_TX.SCLK.Aligned**

This output DDR interface provides clock and data that are aligned using a single SCLK. The ODDRXE used for the output clock balances the clock path to match the data path.

Interface rule:
The clock source for SCLK must be routed on a primary clock net.
**GDDRX1_TX.SCLK.Centered**

This output DDR interface provides clock and data that are pre-centered. PLL uses clkop and clkos ports to provide the 90° phase difference between the data and the clock. It requires two SCLK resources to drive the output data I/O cell and the output clock I/O cell.

![GDDRX1_TX.SCLK.Centered Interface Diagram](image)

**Figure 5.11. GDDRX1_TX.SCLK.Centered Interface**

**Interface rule:**

SCLK and 90°-shifted SCLK must be routed on primary clock nets.

**GDDRX2_TX.ECLK.Aligned**

This output DDR ×2 interface provides clock and data that are aligned. A CLKDIV is used to generate the SCLK which is half of the ECLK frequency. The ECLKSYNC element is used on the ECLK path for data synchronization.
Interface rules:
- Edge clock routing resources must be used for the ECLK.
- The routing of SCLK must use primary clock net.
- This interface is supported at the top side of the MachXO3D-2100 and higher density devices.
GDDRX2_TX.ECLK.Centered

This output DDR ×2 interface provides a clock that is centered at the data opening. The PLL uses clkop and clkos ports to provide the 90° phase difference between the data and the clock. Two ECLK routing resources are used in this interface to drive the output data and the output clock. A CLKDIV is used to generate the SCLK which is half of the ECLK frequency.

![Diagram of GDDRX2_TX.ECLK.Centered Interface]

Interface rules:
- Edge clock routing resources must be used for the ECLK.
- Since two ECLKs are used on this interface, maximum one bus of this interface can be implemented at a time.
- The routing of the SCLK must use primary clock net.
- This interface is supported at the top side of the device.
GDDR4_TX.ECLK.Aligned

This output DDR x4 interface provides clock and data that are aligned. A CLKDIV is used to generate the SCLK which is a quarter of the ECLK frequency. The ECLKSYNC element is used on the ECLK path for data synchronization.

Interface rules:
- Edge clock routing resources must be used for the ECLK.
- The routing of SCLK must use primary clock net.
- Data output must use A/B pair of the I/O logic for x4 gearing.
- This interface is supported at the top side of the device.
GDDR4_TX.ECLK.Centered

This output DDR x4 interface provides a clock that is centered at the data opening. The PLL uses clkop and clkos ports to provide the 90° phase difference between the data and the clock. Two ECLK routing resources are used in this interface to drive the output data and the output clock. A CLKDIV is used to generate the SCLK which is one-quarter of the ECLK frequency.

Interface rules:
- Edge clock routing resources must be used for the ECLK.
- Since two ECLKs are used on this interface, a maximum of one bus of this interface can be implemented at a time.
- The routing of the SCLK must use primary clock net.
- Data output must use A/B pair of the I/O logic for ×4 gearing.
- This interface is supported at the top side of the device.

Note: The GDDR4_TX.ECLK.Centered interface is used to build MIPI D-PHY Transmit Interface. Refer to MIPI D-PHY Interface IP (FPGA-RD-02040) for details.
GDDR71_TX.ECLK.7:1

The GDDR 7:1 transmit interface is unique among the supported high-speed DDR interfaces. It uses a specific pattern to generate the output clock, known as pixel clock. The CLKDIVC is used to divide down the ECLK by 3.5 due to the nature of the 7:1 serializing requirement. This means the SCLK is running seven times slower than the transmit data rate. ECLKSYNCA element is associated with the ECLK and must be used to drive the ECLK.

![Diagram of GDDR71_TX.ECLK.7:1 Interface]

**Figure 5.16. GDDR71_TX.ECLK.7:1 Interface**

Interface rules:
- Edge clock routing resources must be used for the ECLK.
- The routing of SCLK must use primary clock net.
- Data output must use A/B pair of the I/O logic for 7:1 gearing.
- This interface is supported at the top side of the device.
6. Using IPexpress to Build Generic High-Speed DDR Interfaces

The IPexpress tool of the Lattice development software should be used to configure and generate all the generic high-speed interfaces described above. IPexpress will generate a complete HDL module including clocking requirements for each of the interfaces described above. In the IPexpress GUI, all the DDR modules are located under Architecture Modules > IO. This section covers the SDR, DDR_GENERIC, and GDDR_71 interfaces in IPexpress.

Table 6.1 shows the signal names used in the IPexpress modules. Each signal can be used in all or some specified interfaces. The signals are listed separately for the GDDR receive interfaces and the transmit interfaces.

### Table 6.1. Signal Names Used by IPexpress Modules

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Direction</th>
<th>Description</th>
<th>Supported Interfaces</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Receive Interface</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>clk</td>
<td>Input</td>
<td>Source synchronous clock</td>
<td>All</td>
</tr>
<tr>
<td>reset</td>
<td>Input</td>
<td>Asynchronous reset to the interface, active high</td>
<td>All</td>
</tr>
<tr>
<td>datain</td>
<td>Input</td>
<td>Serial data input at Rx interfaces</td>
<td>All</td>
</tr>
<tr>
<td>uddcntln</td>
<td>Input</td>
<td>Hold/update control of delay code, active low</td>
<td>×1, ×2, ×4 Aligned</td>
</tr>
<tr>
<td>freeze</td>
<td>Input</td>
<td>Freeze or release DLL, active high</td>
<td>×1, ×2, ×4 Aligned</td>
</tr>
<tr>
<td>alignwd</td>
<td>Input</td>
<td>Word alignment control signal, active high</td>
<td>×2, ×4, 7:1</td>
</tr>
<tr>
<td>dqsdll_reset</td>
<td>Input</td>
<td>Asynchronous DQSDLL reset, active high</td>
<td>×2, ×4 Aligned</td>
</tr>
<tr>
<td>init</td>
<td>Input</td>
<td>Slow clock for reset synchronization</td>
<td>×2, ×4, 7:1</td>
</tr>
<tr>
<td>phase_dir</td>
<td>Input</td>
<td>PLL phase direction</td>
<td>7:1</td>
</tr>
<tr>
<td>phase_step</td>
<td>Input</td>
<td>PLL phase step</td>
<td>7:1</td>
</tr>
<tr>
<td>sclk</td>
<td>Output</td>
<td>System clock for the FPGA fabric</td>
<td>All</td>
</tr>
<tr>
<td>q</td>
<td>Output</td>
<td>Parallel data output of the Rx interfaces</td>
<td>All</td>
</tr>
<tr>
<td>lock</td>
<td>Output</td>
<td>DLL or PLL lock</td>
<td>×2, ×4, 7:1</td>
</tr>
<tr>
<td>eclk</td>
<td>Output</td>
<td>Edge clock generated from the input clock</td>
<td>×2, ×4 Aligned, 7:1</td>
</tr>
<tr>
<td>rx_ready</td>
<td>Output</td>
<td>Indicate completion of reset synchronization</td>
<td>×2, ×4, 7:1</td>
</tr>
<tr>
<td>clk_phase</td>
<td>Output</td>
<td>7-bit representation of input clock phase</td>
<td>7:1</td>
</tr>
<tr>
<td><strong>Transmit Interface</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>clk</td>
<td>Input</td>
<td>Main input clock for Tx interfaces</td>
<td>All</td>
</tr>
<tr>
<td>reset</td>
<td>Input</td>
<td>Asynchronous reset to the interface, active high</td>
<td>All</td>
</tr>
<tr>
<td>dataout</td>
<td>Input</td>
<td>Parallel input data of the Tx interfaces</td>
<td>All</td>
</tr>
<tr>
<td>clk_s*</td>
<td>Input</td>
<td>Slow clock for reset synchronization</td>
<td>×2, ×4, 7:1</td>
</tr>
<tr>
<td>sclk</td>
<td>Output</td>
<td>System clock for the FPGA fabric</td>
<td>All</td>
</tr>
<tr>
<td>dout</td>
<td>Output</td>
<td>Serial data output for the Tx interfaces</td>
<td>All</td>
</tr>
<tr>
<td>clkout</td>
<td>Output</td>
<td>Source synchronous clock</td>
<td>All</td>
</tr>
<tr>
<td>Tx_ready</td>
<td>Output</td>
<td>Indicate completion of reset synchronization</td>
<td>×2, ×4, 7:1</td>
</tr>
</tbody>
</table>

*Note: clk_s can be any slow clock to be used for reset synchronization process. This clock must be slower than eclk.*

6.1. Building the SDR Interface

As shown in Figure 6.1, you can choose interface type SDR, enter the module name and click **Customize** to open the Configuration tab. Note that ×4 gearing is only on the MachXO3D devices.
Figure 6.1. SDR Interface Selection at the IPexpress Main Window

Figure 6.2 shows the Configuration tab for the SDR module in IPexpress. Table 6.2 lists the various configurations options available for SDR modules.
Figure 6.2. Configuration Tab for the SDR Interface

Table 6.2. GUI Options for the SDR Interfaces

<table>
<thead>
<tr>
<th>GUI Option</th>
<th>Description</th>
<th>Range</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interface Type</td>
<td>Types of interfaces</td>
<td>Transmit, Receive</td>
<td>Receive</td>
</tr>
<tr>
<td>I/O Standard for this interface</td>
<td>I/O standard to be used for the interface.</td>
<td>Supports all I/O types per selected Interface Type</td>
<td>LVCMOS25</td>
</tr>
<tr>
<td>Bus Width for this Interface</td>
<td>Bus size for the interface.</td>
<td>1-128</td>
<td>16</td>
</tr>
<tr>
<td>Clock Frequency for this Interface</td>
<td>Speed at which the interface will run</td>
<td>1-166 MHz</td>
<td>166 MHz</td>
</tr>
<tr>
<td>Interface Bandwidth (calculated)</td>
<td>Calculated from the clock frequency entered.</td>
<td>(calculated)</td>
<td>(calculated)</td>
</tr>
<tr>
<td>Interface selected based on previous entries.</td>
<td></td>
<td>Transmit: GOREG_TX.SCLK Receive: GIREG_RX.SCLK</td>
<td>GIREG_RX.SCLK</td>
</tr>
<tr>
<td>Clock Inversion</td>
<td>Option to invert the clock input to the I/O register.</td>
<td>DISABLED, ENABLED</td>
<td>DISABLED</td>
</tr>
<tr>
<td>Data Path Delay</td>
<td>Data input can be optionally delayed using the DELAY block.</td>
<td>Bypass, SCLK_ZEROHOLD, User Defined</td>
<td>Bypass</td>
</tr>
<tr>
<td>FDEL for User Defined</td>
<td>If Delay type selected above is “User Defined”, delay values can be entered with this parameter.</td>
<td>Delay0 to Delay31</td>
<td>Delay0</td>
</tr>
</tbody>
</table>
6.2. Building DDR Generic Interfaces

As shown in Figure 6.3, you can choose interface type DDR_Generic, enter module name and click Customize to open the Configuration tab.

![Figure 6.3. DDR_Generic Interface Selection at the IPexpress Main Window](image)

DDR_Generic interfaces have a Pre-Configuration tab and a Configuration tab. The Pre-Configuration tab allows you to enter information about the type of interface to be built. Based on the entries in the Pre-Configuration tab, the Configuration tab is populated with the best interface selection. You can also, if necessary, override the selection made for the interface in the Configuration tab and customize the interface based on design requirements.

The following figures show the two tabs of the DDR_Generic modules in IPexpress. Table 6.3 and Table 6.4 list the various configuration options available for DDR_Generic modules.
Implementing High-Speed Interfaces with MachXO3D Usage Guide

Technical Note

Table 6.3. GUI Option for the Pre-Configuration Tab of DDR_Generic Modules

<table>
<thead>
<tr>
<th>GUI Option</th>
<th>Description</th>
<th>Range</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interface Type</td>
<td>Types of interfaces</td>
<td>Transmit, Receive, Transmit_MIPI, Receive_MIPI</td>
<td>*Note</td>
</tr>
<tr>
<td>Enable MIPI High Speed Mode Only</td>
<td>Supports only HS mode, not LP mode</td>
<td>DISABLED, ENABLED</td>
<td>DISABLED</td>
</tr>
<tr>
<td>I/O Standard for this interface</td>
<td>I/O Standard for this interface</td>
<td>Supports all I/O types per selected Interface Type</td>
<td>LVCMOS25</td>
</tr>
<tr>
<td>Clock Frequency for this Interface</td>
<td>Speed at which the interface will run</td>
<td>1-450 MHz</td>
<td>*Note</td>
</tr>
<tr>
<td>Bus Width for this Interface</td>
<td>Bus size for the interface</td>
<td>Various depending on the interface selected</td>
<td>*Note</td>
</tr>
<tr>
<td>Number of this Interface</td>
<td>Maximum number of buses supported</td>
<td>(Calculated)</td>
<td>(Calculated)</td>
</tr>
<tr>
<td>Interface Bandwidth (calculated)</td>
<td>Calculated from the clock frequency and bus width</td>
<td>(Calculated)</td>
<td>(Calculated)</td>
</tr>
<tr>
<td>Clock to Data Relationship at the Pins</td>
<td>Select the type of external interfaces</td>
<td>Edge-to-Edge, Centered</td>
<td>*Note</td>
</tr>
</tbody>
</table>

*Note: All fields of the Pre-Configuration tab are blank as default.
Figure 6.5. Configuration Tab of the DDR_Generic Modules

Based on the selections made in the Pre-Configuration tab, the Configuration tab is populated with the selections as shown in Figure 6.6. The checkbox at the top of this tab indicates that the interface is selected based on entries in the Pre-Configuration tab. You can choose to change these values by disabling this entry. Note that IPexpress chooses the most suitable interface based on selections made in the Pre-Configuration tab.

Table 6.4. GUI Options of the Configuration Tab of the DDR_Generic Modules

<table>
<thead>
<tr>
<th>GUI Option</th>
<th>Description</th>
<th>Range</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interface Selection based on pre-configuration</td>
<td>Indicates interface is selected based on selection made in the Pre-configuration tab. Disabling this checkbox allows you to select gearing ratio, delay types etc.</td>
<td>Enabled, Disabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>Interface Type</td>
<td>Types of interfaces</td>
<td>Transmit, Receive, Transmit_MIPI, Receive_MIPI</td>
<td>—</td>
</tr>
<tr>
<td>I/O Standard</td>
<td>I/O standard for this interface</td>
<td>All I/O types per selected Interface Type</td>
<td>—</td>
</tr>
<tr>
<td>Clock Frequency</td>
<td>Speed at which the interface will run</td>
<td>1-378 MHz (for HP) 1-210 MHz (for LP)</td>
<td>—</td>
</tr>
<tr>
<td>Gearing Ratio</td>
<td>Choose the gearing ratio of the interface</td>
<td>x1, x2, x4</td>
<td>—</td>
</tr>
<tr>
<td>Alignment</td>
<td>Determine the type of external interfaces</td>
<td>Edge-to-Edge, Centered</td>
<td>—</td>
</tr>
<tr>
<td>Bus Width</td>
<td>Bus size for the interface</td>
<td>1-128</td>
<td>—</td>
</tr>
<tr>
<td>GUI Option</td>
<td>Description</td>
<td>Range</td>
<td>Default Value</td>
</tr>
<tr>
<td>----------------------------------------</td>
<td>-----------------------------------------------------------------------------</td>
<td>--------------------</td>
<td>---------------</td>
</tr>
<tr>
<td>Number of Interfaces</td>
<td>Maximum number of buses supported</td>
<td>1-8</td>
<td>—</td>
</tr>
<tr>
<td>Interface</td>
<td>A list of the supported GDDR interfaces</td>
<td>Dependent of the Gearing ratio and Alignment choice</td>
<td>—</td>
</tr>
<tr>
<td>Data Path Delay(^1)</td>
<td>Data input can be optionally delayed using the DELAY block.</td>
<td>Bypass, Predefined, User defined, Dynamic</td>
<td>—</td>
</tr>
<tr>
<td>Generate PLL with this Module(^2)</td>
<td>Option to generate PLL with this module or not to generate PLL with this module.</td>
<td>Enabled, Disabled</td>
<td>—</td>
</tr>
</tbody>
</table>

**Notes:**

1. When “User Defined” is selected, the delay value field will be enabled to allow you to select the delay values 0 to 31. When “Dynamic” is selected, a 5-bit delay port will be added to the module. “Dynamic” can only be used for ×2 and ×4 receive interfaces.

2. This option is only available for interfaces that are using a PLL. This includes, GDDRX1_RX.SCLK.Aligned, GDDRX1_TX.SCLK.Centered, GDDRX2_TX.ECLK.Centered, and GDDRX4_TX.ECLK.Centered interfaces.

If the Pre-Configuration tab is used, the gearing ratio of the interface is determined by the speed of the interface. Table 6.5 shows how the gearing ratio is selected.

**Table 6.5. Gearing Ratio Selection by the Software for MachXO3D Device**

<table>
<thead>
<tr>
<th>Device Type</th>
<th>Speed of the Interface</th>
<th>Gearing Ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>High Performance (HP) devices</td>
<td>&lt;= 166 MHz</td>
<td>×1</td>
</tr>
<tr>
<td></td>
<td>&gt; 166 MHz and &lt;= 266 MHz</td>
<td>×2</td>
</tr>
<tr>
<td></td>
<td>&gt; 266 MHz</td>
<td>×4</td>
</tr>
<tr>
<td>Low Power (LP) devices</td>
<td>&lt;= 70 MHz</td>
<td>×1</td>
</tr>
<tr>
<td></td>
<td>&gt; 70 MHz and &lt;= 133 MHz</td>
<td>×2</td>
</tr>
<tr>
<td></td>
<td>&gt; 133 MHz</td>
<td>×4</td>
</tr>
</tbody>
</table>
6.3. Building a Generic DDR 7:1 Interface

As shown in Figure 6.6, you can choose interface type GDDR_71, enter module name and click Customize to open the Configuration tab. The Configuration tab options are listed in this section. The DDR 7:1 interface is a very specific application, so the options are relatively simple. Most of the necessary logic is built into the software for ease of use.

![Figure 6.6. GDDR_71 Interface Selection at the IPexpress Main Window]
Implementing High-Speed Interfaces with MachXO3D Usage Guide

Technical Note

Figure 6.7. Configuration Tab of GDDR_71

Table 6.6. GUI Options of the Configuration Tab for GDDR_71

<table>
<thead>
<tr>
<th>GUI Option</th>
<th>Description</th>
<th>Range</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interface Type</td>
<td>Types of interfaces</td>
<td>Transmit, Receive</td>
<td>Receive</td>
</tr>
<tr>
<td>Data Width</td>
<td>The number of incoming channels</td>
<td>1-21</td>
<td>4</td>
</tr>
<tr>
<td>High speed Clock Frequency</td>
<td>Pixel clock frequency for 7:1 LVDS interface</td>
<td>10-108 MHz</td>
<td>108</td>
</tr>
</tbody>
</table>
7. Generic High-Speed DDR Design Guidelines

7.1. I/O Logic Cells and Gearing Logic

Each Programmable I/O Cell (PIC) has four programmable I/O (PIOs), which form two pairs of I/O buffers. Each PIO by itself can support a ×1 gearing ratio. A pair of PIOs, either the A/B pair or C/D pair, can support a ×2 gearing ratio. Support of a ×4 or 7:1 gearing ratio will take up all four PIOs in one PIC block. The ×4 or 7:1 gearing ratio can only be supported when the A/B pair pins are available in the package, and are independent of the availability of the C/D pins. The total number of ×2 interfaces available in a specific package is determined by the total number of A/B and C/D pairs. The total number of ×4/7:1 interfaces available in a specific package is determined by the total number of A/B pairs.

Table 7.1. Gearing Logic Supported by Mixed Mode of I/O Logic Cells for MachXO3D Devices

<table>
<thead>
<tr>
<th>Gearing Type</th>
<th>I/O Logic A</th>
<th>I/O Logic B</th>
<th>I/O Logic C</th>
<th>I/O Logic D</th>
</tr>
</thead>
<tbody>
<tr>
<td>×2 gearing (A/B pair)</td>
<td>IDDRX2 or ODDRX2</td>
<td>Not available</td>
<td>Basic I/O registers or ×1 gearing</td>
<td>Basic I/O registers or ×1 gearing</td>
</tr>
<tr>
<td>×2 gearing (C/D pair)</td>
<td>Basic I/O registers or ×1 gearing</td>
<td>Basic I/O registers or ×1 gearing</td>
<td>IDDRX2 or ODDRX2</td>
<td>Not available</td>
</tr>
<tr>
<td>×4 gearing</td>
<td>IDDRX4 or ODDRX4</td>
<td>Not available</td>
<td>Basic I/O registers or ×1 gearing</td>
<td>Basic I/O registers or ×1 gearing</td>
</tr>
<tr>
<td>7:1 gearing</td>
<td>IDDRX71 or ODDRX71</td>
<td>Not available</td>
<td>Basic I/O registers or ×1 gearing</td>
<td>Basic I/O registers or ×1 gearing</td>
</tr>
</tbody>
</table>

7.2. High-Speed ECLK Bridge

The high-speed ECLK bridge is used to enhance communication of ECLKs across the MachXO3D device and is mainly used for high-speed video applications. The bridge allows a clock source to drive the edge clocks on the top and bottom edges of the device with minimal skew. The inputs to the bridge include primary clock pins from the top and bottom sides, PLL outputs from both sides, and clock tree routings.

Two bridge muxes are available in the ECLK bridge: one for each ECLK on the same side of the device. These muxes allow dynamic switching between two edge clocks. Refer to MachXO3D sysCLOCK PLL Usage Guide (FPGA-TN-02070) for ECLK bridge connectivity details.

The ECLK bridge supports all the generic high-speed interfaces except the high-speed ×2 and ×4 receive interfaces. The ECLK bridge component must be instantiated in the design in order to use the bridge function or to use it for routing purpose.

7.3. Reset Synchronization Requirement

The generic DDR interfaces are built with multiple dedicated circuits that are optimized for high-speed applications. It is therefore necessary to make sure all the components, such as CLKDIV and IDDR/ODDR, start with the same high-speed edge clock cycle to maintain the clock domain crossing margin between ECLK and SCLK, and to avoid bus bit-order scrambling due to the various delay of the reset pulse.

The ECLKSYNCA component and a particular reset sequence are required to guarantee a successful system implementation for interfaces using ×2, ×4, and 7:1 gearings. Figure 7.1 and Figure 7.2 show the timing requirements for receive interfaces and transmit interfaces. The RX_STOP or TX_STOP signal must be connected to the STOP port of the ECLKSYNCA component. The RX_RST or the TX_RST should be connected to the reset port of the ODDR/IDDR and CLKDIV components. The RX_ECLK or TX_ECLK are the outputs of the ECLKSYNCA components. It is necessary to have a minimum of two ECLK cycles between the RST and STOP signals as shown in the figures below. The receive interface...
reset process should not start until the transmit interface reset process is complete in a loopback implementation. The clock signal used to generate the minimum two ECLK delay can be any clock that is slower than the ECLK frequency.

![Figure 7.1. Reset Synchronization for Receive Interfaces](image1)

![Figure 7.2. Reset Synchronization for Transmit Interfaces](image2)

These timing requirements are built into the generic DDR ×2/×4/7:1 modules when they are generated by IPexpress. The RX_STOP/TX_STOP, RX_RST/TX_RST, and RX_ECLK/TX_ECLK are internal signals when the modules are generated by IPexpress. The reset timing requirements must be followed and implemented in RTL code when the generic DDR interfaces are built outside of IPexpress.

### 7.4. Timing Analysis for High-Speed GDDR Interfaces

You must run Static Timing Analysis in the software for each of the high-speed interfaces. This section describes the timing preferences to use for each type of interface and the expected Trace results. The preferences can either be entered directly in the preference file (.lpf file) or through the Spreadsheet View graphical user interface.

The MachXO3D External Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026) should be used along with this section. The data sheet specifies the actual values for these constraints for each of the interfaces.

#### 7.4.1. Frequency Constraints

You must explicitly specify FREQUENCY (or PERIOD) PORT preferences to all input clocks in the design. This preference may not be required if the clock is generated out of a PLL or DLL or is input to a PLL or DLL. Refer to the Generic High-Speed DDR Interfaces section of this document for all the clock pin and clock routing requirements.

#### 7.4.2. Setup and Hold Time Constraints

All of the receive interfaces can be constrained with setup and hold preferences.
Receive Centered Interface: Figure 7.3 shows the data and clock relationship for a Receive Centered Interface. Since the clock is centered to the data, it often provides sufficient setup and hold time at the device interface.

You must specify in the software preference the amount of setup and hold time available. These parameters are listed in the figure as \( t_{SU} \) (setup time) and \( t_{HO} \) (hold time). They can be directly provided using the INPUT\_SETUP and HOLD preference as shown below:

```
INPUT\_SETUP PORT "Data" \(<tSU>\) ns HOLD \(<tHO>\) ns CLKPORT "CLK";
```

Where: \( \text{Data} = \text{Input Data Port}; \ \text{CLK} = \text{Input Clock Port.} \)

The External Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026) specifies the minimum setup and hold times required for each of the high-speed interfaces running at maximum speed. For designs not running at the maximum speed, the Static Timing Analysis tool in the software can be used to calculate the setup and hold time values.

Using a GDDRX2\_RX.ECLK.Centered interface running at 250 MHz as an example, the preference can be set like this. The software will provide the minimum requirement of \( t_{SU} \) and \( t_{HO} \) for the interface.

```
INPUT\_SETUP PORT Data 0.500000 ns HOLD 0.500000 ns CLKPORT "CLK";
```

Receive Aligned Interface: Figure 7.4 shows the data and clock relationship for a Receive Aligned Interface. The clock is aligned edge-to-edge with the data.

The worst case data may occur after the clock edge, and therefore has a negative setup time when entering the device. For this interface, the worst case setup time is specified by \( t_{DVA} \), which is the data valid after the clock edge. The worst case hold time is specified as \( t_{DVE} \), which is the data hold after clock. The setup and hold time for this interface can be specified as below.

```
INPUT\_SETUP PORT Data <-\( t_{DVA} \)> ns HOLD <-\( t_{DVE} \)> ns CLKPORT "CLK";
```

Where: \( \text{Data} = \text{Input Data Port}; \ \text{CLK} = \text{Input Clock Port.} \)
A negative number is used for SETUP time as the data occurs after the clock edge in this case. The External Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026) specifies the maximum \( t_{\text{DVA}} \) and minimum \( t_{\text{DVE}} \) values required for each of the high-speed interfaces running at maximum speed. The data sheet numbers for this preference are listed in UI (Unit Intervals). One UI is equal to half of the clock period. Hence these numbers will need to be calculated from the clock period used.

For the GDDR2_RX.ECLK.Aligned interface running at a speed of 250 MHz (UI = 2.0 ns)

\[ t_{\text{DVA}} = 0.32 \text{ UI} = 0.64 \text{ ns}, \quad t_{\text{DVE}} = 0.70 \text{ UI} = 1.4 \text{ ns} \]

The preference for this case is:

```
INPUT_SETUP PORT Data -0.640000 ns HOLD 1.400000 ns CLKPORT "CLK";
```

**Receive 7:1 LVDS Interface:** The 7:1 LVDS interface is a unique GDDR interface, which uses one cycle of the pixel clock to align the seven data bits. Figure 7.5 shows the timing of this interface, where \( t_{\text{RPBi}} \) is the input stroke position for bit \( i \). For this interface, the maximum setup time for bit0 is specified by the \( t_{\text{RPB0}} \) min, while the minimum hold time is specified as \( t_{\text{RPB0}} \) max. The \( t_{\text{RPB0}} \) min and \( t_{\text{RPB0}} \) max form the boundary of the input strobe position for bit \( i \) of this interface. The values can be found in the External Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026).

![Figure 7.5. Receiver GDDR71_RX. Waveforms](image)

It is recommended to use Display Interface Reference Design for 7:1 interface implementation (RD1093).

**Receive Dynamic Interfaces:** Static Timing Analysis will not show timing for all the dynamic interface cases as the either the clock or data delay will be dynamically updated at run time.

### 7.4.3. Clock-to-Out Constraints

All of the transmit (TX) interfaces can be constrained with clock-to-out constraints to detect the relationship between the clock and data when leaving the device.

Figure 7.6 shows how the clock-to-out is constrained in the software. Minimum \( t_{\text{CO}} \) is the minimum time after the clock edge transition that the data will not transit. So any data transition must occur between the \( t_{\text{CO}} \) minimum and maximum values.
Implementing High-Speed Interfaces with MachXO3D Usage Guide
Technical Note

Transmit Centered Interfaces: The transmit clock is expected to be centered with the data when leaving the device. Figure 7.7 shows the timing for a centered transmit interface.

Figure 7.7. Transmitter TX.CLK.Centered Output Waveforms

Figure 7.7 shows that the maximum value after which the data cannot transit is \( -t_{DVb} \). The \( t_{DVb} \) is also the data valid before clock edge value. The minimum value before which the data cannot transition is \( -(t_u + t_{DVb}) \), where \( t_u \) is the period of time the data is in transition. This is also the data valid after clock value. A negative sign is used because in this particular case where clock is forwarded centered-aligned to the data, these two conditions occur before the clock edge.

MachXO3D Family Data Sheet (FPGA-DS-02026) specifies the \( t_{DVb} \) and \( t_{DVA} \) values at maximum speed. But we do not know the \( t_u \) value, so the minimum \( t_{CO} \) can be calculated using the following equations

\[
\begin{align*}
  t_{CO} \text{ Min.} &= -(t_{DVb} + t_u) \\
  \frac{1}{2}T &= t_{DVA} + t_{DVb} + t_u \\
  -(t_{DVb} + t_u) &= t_{DVA} - \frac{1}{2}T \\
  t_{CO} \text{ Min.} &= t_{DVA} - \frac{1}{2}T
\end{align*}
\]

The clock-to-out time in the software can be specified as:

```
CLOCK_TO_OUT PORT "Data" MAX < -tDVb > MIN < tDVA - 1/2 Clock Period > CLKPORT "CLK" CLKOUT PORT "Clock";
```

Where: Data = Data Output Port; Clock = Forwarded Clock Output Port; CLK = Input Clock Port

The values for \( t_{DVb} \) and \( t_{DVA} \) can be found in the External Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026) for the maximum speed.

For a GDDRX2_TX.SCLK.Centered interface running at 250 MHz, the preference would be:

```
CLOCK_TO_OUT PORT "Data" MAX -0.670000 ns MIN -1.330000 ns CLKPORT "CLK" CLKOUT PORT "Clock";
```
Transmit Aligned Interfaces: In this case, the clock and data are aligned when leaving the device. Figure 7.8 shows the timing diagram of this interface.

![Figure 7.8. Transmitter TX.CK.Aligned Waveforms](image)

Figure 7.8 shows that maximum value after which the data cannot transition is $t_{DIA}$. This is the data invalid after the clock value. The minimum value before which the data cannot transition is $-t_{DIB}$, which is also the data invalid before the clock value. A negative sign is used for the minimum value because the minimum condition occurs before the clock edge.

The clock to out time in the software can be specified as:

```c
CLOCK_TO_OUT PORT "Data" MAX <tDIA> MIN <-tDIB> CLKPORT "CLK" CLKOUT PORT "Clock";
```

Where: Data = Data Output Port; Clock = Forwarded Clock Output Port; CLK = Input Clock Port

The $t_{DIA}$ and $t_{DIB}$ values are available in the External Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026) for maximum speed.

For a GDDRX2_Tx.Aligned interface running at 250 MHz, $t_{DIA} = t_{DIB} = 0.215$ ns. The preference would be:

```c
CLOCK_TO_OUT PORT "Data" MAX 0.215000 ns MIN -0.215000 ns CLKPORT "CLK" CLKOUT PORT "Clock";
```

Transmit 7:1 LVDS Interface: The 7:1 LVDS interface is a unique GDDR interface, which uses one cycle of the pixel clock to transmit the seven data bits. Figure 7.9 shows the timing of this interface. For this interface, the transmit output pulse position for bit0 is bounded by the $t_{TPB0}$ min and $t_{TPB0}$ max. The values for $t_{TPBi}$ can be found in the External Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026).

![Figure 7.9. Transmitter GDDR71_TX. Waveforms](image)
7.4.4. Timing Rule Check for Clock Domain Transfers

Clock Domain Transfers within the IDDR and ODDR modules are checked by Trace automatically when these elements are used in a design. Clock domain transfers occur in the GDDR ×2, ×4, 7:1 modules where there are fastspeed and slow-speed clock inputs.

No special preferences are needed to run this clock domain transfer check in the software. The clock domain transfer checks are automatically done by the software and reported in the Trace report under the section called “Timing Rule Check”. The report lists the timing for both input and output GDDR blocks where a clock domain transfer occurs.
8. DDR Software Primitives and Attributes

Software primitives used for all the generic DDR interfaces implementation are discussed in this section. The primitives are divided according to their usage. Some of them are used for generic DDR interfaces and others are control functions. The DDR input primitives are discussed first, followed by the DDR output primitives, then the DDR control logic primitives.

Table 8.1. MachXO3D DDR Software Primitives

<table>
<thead>
<tr>
<th>Type</th>
<th>Primitive</th>
<th>Usage</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data Input</td>
<td>IDDRXE</td>
<td>Generic DDR ×1</td>
</tr>
<tr>
<td></td>
<td>IDDRX2E</td>
<td>Generic DDR ×2</td>
</tr>
<tr>
<td></td>
<td>IDDRX4B</td>
<td>Generic DDR ×4</td>
</tr>
<tr>
<td></td>
<td>IDDRX71A</td>
<td>Generic DDR 7:1</td>
</tr>
<tr>
<td>Data Output</td>
<td>ODDRXE</td>
<td>Generic DDR ×1</td>
</tr>
<tr>
<td></td>
<td>ODDRX2E</td>
<td>Generic DDR ×2</td>
</tr>
<tr>
<td></td>
<td>ODDRX4B</td>
<td>Generic DDR ×4</td>
</tr>
<tr>
<td></td>
<td>ODDRX71A</td>
<td>Generic DDR 7:1</td>
</tr>
<tr>
<td>DLL</td>
<td>DQSDLCC</td>
<td>Master DLL for Generic ×2 and ×4</td>
</tr>
<tr>
<td>Input Delay</td>
<td>DELAYD</td>
<td>Delay block with dynamic control for Generic ×2, ×4</td>
</tr>
<tr>
<td></td>
<td>DELAYE</td>
<td>Delay block with fixed delays for Generic DDR ×1, ×2, ×4</td>
</tr>
<tr>
<td></td>
<td>DLLDELC</td>
<td>Clock slave delay cell for Generic DDR ×2, ×4</td>
</tr>
</tbody>
</table>

8.1. Input DDR Primitives

The input DDR primitives represent the modules used to capture both the GDDR data. There are several modes for the DDR input registers to implement different gearings for GDDR interfaces. For all the data ports of the input primitives, Q0 of the parallel data is the first bit received.

8.1.1. IDDRXE

The primitive implements the input register block in ×1 gearing mode. This is used only for the generic DDR ×1 interface (gearing ratio 1:2) available on all sides of the MachXO3D devices. It uses a single clock source, SCLK, for the entire primitive so it does not involve a clock domain transfer.

The internal register structure for this primitive is based on the basic PIO cell, as shown in Figure 2.1. The first set is the DDR register to capture the data at both edges of the SCLK. The second set is the synchronization registers to transfer the captured data to the FPGA core.

8.1.2. IDDRX2E

The primitive implements the input register block in ×2 gearing mode. This is used only for the generic DDR ×2 interface (gearing ratio 1:4) on the bottom side of the device. Its registers are designed to use edge clock routing on the GDDR interface and the system clock for FPGA core. The edge clock is connected to the ECLK port, while the system clock is
connected to the SCLK port. This primitive can be used on both A/B or C/D pairs of I/O cells at the bottom side of the device.

![IDDRX2E Symbol](image)

**Figure 8.2. IDDRX2E Symbol**

The internal register structure for this primitive is based on the video PIO cell, as shown in receive path of Figure 2.2. The first set of the registers is the DDR register to capture the data at both edges of the ECLK. The second set is the synchronization registers to hold the data ready for clock domain transfer. The third set of registers performs the clock domain transfer from ECLK to SCLK.

### 8.1.3. IDDRX4B

The primitive implements the input register block in ×4 gearing mode. This is used only for the generic DDR ×4 interface (gearing ratio 1:8) on the bottom side of the device. Its registers are designed to use edge clock routing on the GDDR interface and the system clock on the FPGA side. The edge clock is connected to the ECLK port, while the system clock is connected to the SCLK port. This primitive can only be used on the A/B pair of the I/O cells at the bottom side of the device.

![IDDRX4B Symbol](image)

**Figure 8.3. IDDRX4B Symbol**

The 1:8 gearing of IDDRX4B uses two of the 1:4 gearing and shares the basic architecture with IDDRX2E. The internal register structure for this primitive is based on the video PIO cell, as shown in receive path of Figure 2.2. The first set of registers is the DDR register to capture the data at both edges of the ECLK. The second set of registers is the synchronization registers to hold the data ready for clock domain transfer. The third set of registers performs the clock domain transfer from ECLK to SCLK.

### 8.1.4. IDDRX71A

The primitive implements the input register block in 7:1 gearing mode. This is used only for the generic DDR 71 interface (gearing ratio 1:7) on the bottom side of the device. Its registers are designed to use edge clock routing on the GDDR interface and the system clock on the FPGA side. The edge clock is connected to the ECLK port, while the system clock is connected to the SCLK port. This primitive, like the input x4 gearing primitive, can only be used on the A/B pair of the PIO cell at the bottom side of the device.
The 1:7 gearing of IDDRX71A shares the same architecture as the 1:8 gearing of the IDDRX4B primitive. It depends on an internal control signal to select three bits or four bits data at a time. The internal register structure for this primitive is based on the video PIO cell, as shown in the receive path of Figure 2.2. The first set of the registers is the DDR register to capture the data at both edges of ECLK. The second set is the synchronization registers to hold the data ready for clock domain transfer. The third set of registers performs the clock domain transfer from ECLK to SCLK.

8.2. **Output DDR Primitives**

The output DDR primitives represent the output DDR module used to multiplex two data streams before sending them out to the GDDR interface.

8.2.1. **ODDRXE**

This primitive will implement the output register block in ×1 gearing mode. It can be used in all sides of the MachXO3D devices. A single primary clock source, SCLK from the FPGA core, is used for this primitive.

The internal register structure for this primitive is based on the basic PIO cell, as shown in Figure 2.1. The SCLK is used to multiplex between the 2-bit parallel data to generate a serial data stream.

8.2.2. **ODDRX2E**

The primitive implements the output register block in ×2 gearing mode. This is used only for the generic DDR ×2 interface (gearing ratio 4:1) on the top side of the device. Its registers are designed to use the system clock on the FPGA side and the edge clock at the DDR interface. The edge clock is connected to ECLK port, while the system clock is connected to SCLK port. This primitive can be used on both the A/B or C/D pairs of PIO cells at the top side of the device.
The internal register structure for this primitive is based on the video PIO cell, as shown in transmit path of Figure 2.2. The parallel data is registered by SCLK at the first set of registers. At each update, the parallel data is clocked in by SCLK and is held by the second set of registers. The third set of registers has the data ready to be multiplexed out as serial data by the ECLK.

### 8.2.3. ODDRX4B

The primitive implements the output register block in x4 gearing mode. This is used only for the generic DDR ×4 interface (gearing ratio 8:1) on the top side of the device. Its registers are designed to use the system clock on the FPGA side and the edge clock at the GDDR interface. The edge clock is connected to the ECLK port, while the system clock is connected to the SCLK port. This primitive can only be used on the A/B pair of I/O cells at the top side of the device.

The internal register structure for this primitive is based on the video PIO cell, as shown in the transmit path of Figure 2.2. The parallel data is registered by SCLK at the first set of registers. At each update, the parallel data is clocked in by SCLK and is held by the second set of registers. The third set of registers has the data ready to be multiplexed out as serial data by ECLK.

### 8.2.4. ODDRX71A

The primitive implements the output register block in 7:1 gearing mode. This is used only for the generic DDR 71 interface (gearing ratio 7:1) on the top side of the device. Its registers are designed to use the system clock on the FPGA side and the edge clock routing on the GDDR interface. The edge clock is connected to the ECLK port, while the system clock is connected to the SCLK port. This primitive can only be used on the A/B pair of I/O cells at the top side of the device.
The 7:1 gearing of ODDRX71A shares the same architecture as the 8:1 gearing of the ODDRX4B primitive. It depends on the internal control signal to select the three or four bits of data at a time for transmission. The internal register structure for this primitive is based on the video PIO cell, as shown in the transmit path of Figure 2.2. The parallel data is registered by SCLK at the first set of registers. At each update, the parallel data is clocked in by SCLK and is held by the second set of registers. The third set of registers has the data ready to be multiplexed out as serial data by ECLK.

### 8.3. DDR Control Logic Primitives

The DDR primitives discussed below include the DLL and the delay elements. The delay elements are for data paths or the clock slave delay paths.

#### 8.3.1. DQSDLLC

The DQSDLLC is the on-chip DLL, which generates the 90° phase shift required for the DQS signal. Only one DQSDLLC can be used for the DDR implementations on one-half of the device. The clock input to this DLL should be at the same frequency as the DDR interface. The DQSDLLC generates the delay based on this clock frequency and the update control input to this block. The DQSDLLC updates the dynamic delay control code (DQSDEL) to the DLLDELC block when this update control (UDDCNTLN) input is asserted. Otherwise, the update will be in the hold condition. The active low signal on UDDCNTLN updates the clock phase using DQSDEL delay.

---

© 2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
Table 8.2. DQSDLLC Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>I</td>
<td>Input clock to the DLL, same frequency as DDR interface</td>
</tr>
<tr>
<td>RST</td>
<td>I</td>
<td>DLL reset control</td>
</tr>
<tr>
<td>UDDCNTLN</td>
<td>I</td>
<td>Update/hold control to delay code before adjustment. Active low signal updates the delay code.</td>
</tr>
<tr>
<td>FREEZE</td>
<td>I</td>
<td>Use to freeze or release DLL input CLK</td>
</tr>
<tr>
<td>LOCK</td>
<td>O</td>
<td>DLL lock signal</td>
</tr>
<tr>
<td>DQSDEL</td>
<td>O</td>
<td>DLL delay control code to slave delay</td>
</tr>
</tbody>
</table>

The DQS delay can be updated for PVT variation using the UDDCNTLN input. The DQSDEL is updated when the UDDCNTLN is held low. The DQSDEL can be updated when variations are expected. It can be updated anytime except during a READ or WRITE operation.

The FREEZE input port of this component is used to freeze or release the DLL. When FREEZE goes high, the device will freeze the DLL to save power while the delay code is preserved. When FREEZE goes low, it will release the DLL to resume operation. FREEZE must be applied to the DQSDLLC before the clock stops.

By default, this DLL will generate a 90° phase shift for the DQS strobe based on the frequency of the input reference clock to the DLL. You can control the sensitivity to jitter by using the LOCK_SENSITIVITY attribute. This configuration bit can be programmed to be either HIGH or LOW. Lock_sensitivity HIGH means more sensitive to jitter. It is recommended that the bit be programmed LOW.

The DQSDLLC supports a wide range of frequencies up to 400 MHz. The FIN attribute associated with this primitive allows you to set the DLL frequency. It is possible to bypass the DLL locking process when the frequency becomes very low. The attribute FORCE_MAX_DELAY can be used for this purpose. When FORCE_MAX_DELAY is set in the software, the DLL will not go through the locking process. Instead, DLL will be locked to maximum delay steps. The effect of the FORCE_MAX_DELAY attribute will not be reflected in the simulation model. The simulation model always models the 90° phase shift for DLL.

Table 8.3. Attribute for DQSDLLC

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Description</th>
<th>Values</th>
<th>Software Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOCK_SENSITIVITY</td>
<td>Jitter sensitivity</td>
<td>High, Low</td>
<td>Low</td>
</tr>
<tr>
<td>FIN</td>
<td>Input clock frequency of DLL</td>
<td>Range supported by DLL</td>
<td>100 MHz</td>
</tr>
<tr>
<td>FORCE_MAX_DELAY</td>
<td>Bypass DLL locking procedure at low frequency and sets the maximum delay setting</td>
<td>Yes, No</td>
<td>No</td>
</tr>
</tbody>
</table>

8.3.2. DELAYE

Input data going to the DDR registers can optionally be delayed using the delay block, DELAYE. The 32-tap DELAYE block is used to compensate for clock injection delay time. The amount of the delay is determined by the software based on the type of interface implemented using the attribute DEL_MODE. You are allowed to set the delay by choosing the USER_DEFINED mode for the block. When in USER_DEFINED mode, you must manually set the number of delay steps to be used. Each delay stage would generate ~105ps of delay. It is recommended to use the PREDEFINED mode for all generic DDR interfaces. If an incorrect attribute value is used for a given interface, the DELAYE setting will be incorrect and the performance of the DDR interface will not be optimal. The DELAYE block is applicable to the receive mode of the DDR interfaces. It is available for all input register paths at all sides of a MachXO3D device.
Table 8.4. DELAYE Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>I</td>
<td>DDR input from sys/I/O buffer</td>
</tr>
<tr>
<td>Z</td>
<td>O</td>
<td>Output with delay</td>
</tr>
</tbody>
</table>

Table 8.5. DELAYE attributes

<table>
<thead>
<tr>
<th>Attribute</th>
<th>Description</th>
<th>Values</th>
<th>Software Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEL_MODE</td>
<td>Fixed delay value depending on interface and user-defined delay values</td>
<td>SCLK_ZEROHOLD, ECLK_ALIGNED, ECLK_CENTERED, SCLK_ALIGNED, SCLK_CENTERED, USER_DEFINED</td>
<td>USER_DEFINED</td>
</tr>
<tr>
<td>DEL_VALUE</td>
<td>User-defined value</td>
<td>DELAY0…DELAY31</td>
<td>DELAY0</td>
</tr>
</tbody>
</table>

Table 8.6. DEL_MODE Values Corresponding to the GDDR Interface

<table>
<thead>
<tr>
<th>Interface Name</th>
<th>DEL_MODE Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>GIREG_RX.SCLK</td>
<td>SCLK_ZEROHOLD</td>
</tr>
<tr>
<td>GDDRX1_RX.SCLK.Aligned</td>
<td>SCLK_ALIGNED</td>
</tr>
<tr>
<td>GDDRX1_RX.SCLK.Centered</td>
<td>SCLK_CENTERED</td>
</tr>
<tr>
<td>GDDRX2_RX.ECLK.Aligned</td>
<td>ECLK_ALIGNED</td>
</tr>
<tr>
<td>GDDRX2_RX.ECLK.Centered</td>
<td>ECLK_CENTERED</td>
</tr>
<tr>
<td>GDDRX4_RX.ECLK.Aligned</td>
<td>ECLK_ALIGNED</td>
</tr>
<tr>
<td>GDDRX4_RX.ECLK.Centered</td>
<td>ECLK_CENTERED</td>
</tr>
<tr>
<td>GDDRX71_RX.ECLK.71</td>
<td>Bypass</td>
</tr>
<tr>
<td>GOREG_TX.SCLK</td>
<td>N/A</td>
</tr>
<tr>
<td>GDDRX1_TX.SCLK.Centered</td>
<td>N/A</td>
</tr>
<tr>
<td>GDDRX1_TX.SCLK.Aligned</td>
<td>N/A</td>
</tr>
<tr>
<td>GDDRX2_TX.ECLK.Aligned</td>
<td>N/A</td>
</tr>
<tr>
<td>GDDRX2_TX.ECLK.Centered</td>
<td>N/A</td>
</tr>
<tr>
<td>GDDRX4_TX.ECLK.ALIGNED</td>
<td>N/A</td>
</tr>
<tr>
<td>GDDRX4_TX.ECLK.CENTERED</td>
<td>N/A</td>
</tr>
<tr>
<td>GDDRX_TX.ECLK.7:1</td>
<td>N/A</td>
</tr>
</tbody>
</table>

8.3.3. DELAYD

At the bottom side of the device, input data going to the DDR registers can also be delayed by the DELAYD block. Unlike the DELAYE block where the delay is determined during the operation of the device, the DELAYD block allows you to control the amount of data delay while the device is in operation. This block receives 5-bit (32 taps) delay control. The
5-bit delay is dynamically controlled by the user logic through the delay port. Each delay step would generate ~105 ps of delay.

![DELAYD Symbol](image)

**Figure 8.11. DELAYD Symbol**

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>I</td>
<td>DDR input from I/O buffer</td>
</tr>
<tr>
<td>DEL4, DEL3, DEL2, DEL1, DEL0</td>
<td>I</td>
<td>Dynamic delay input port from FPGA logic</td>
</tr>
<tr>
<td>Z</td>
<td>O</td>
<td>Output with delay</td>
</tr>
</tbody>
</table>

**Table 8.7. DELAYD Signals**

8.3.4. DLLDELC

This is the clock slave delay cell, which is used to generate a 90° delay in all receive aligned interfaces. The 90° delay is calculated based on the input clock to the DQSDLLELC element. The amount of delay required is based on the delay control code, DQSDEL, generated from the DQSDLLELC.

![DLLDELC Symbol](image)

**Figure 8.12. DLLDELC Symbol**

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKI</td>
<td>I</td>
<td>Data Input from I/O buffer</td>
</tr>
<tr>
<td>DQSDEL</td>
<td>I</td>
<td>Dynamic delay inputs from DQSDLLELC</td>
</tr>
<tr>
<td>CLKO</td>
<td>O</td>
<td>Output with delay</td>
</tr>
</tbody>
</table>

**Table 8.8. DLLDELC Signals**
Technical Support Assistance

Submit a technical support case via www.latticesemi.com/techsupport.
# Revision History

Revision 0.90, June 2019

<table>
<thead>
<tr>
<th>Section</th>
<th>Change Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td>All</td>
<td>First preliminary release.</td>
</tr>
</tbody>
</table>