Introduction

The LatticeMico8™ is an 8-bit microcontroller optimized for Field Programmable Gate Arrays (FPGAs) and Programmable Logic Device architectures from Lattice. Combining a full 18-bit wide instruction set with 16 or 32 general purpose registers, the LatticeMico8 is a flexible Verilog and VHDL reference design suitable for a wide variety of markets, including communications, consumer, computer, medical, industrial and automotive. The core consumes minimal device resources, less than 200 Look Up Tables (LUTs) in the smallest configuration, while maintaining a broad feature set.

Features

- 8-bit Data Path
- 18-bit Wide Instructions
- Configurable 16 or 32 General Purpose Registers
- Scratch Pad Memory
- Input/Output is Performed Using Paged “Ports” (256 Ports/Page)
- Two/Three Cycles per Instruction
- Lattice UART Reference Design Peripheral

Functional Description

Figure 1 shows the LatticeMico8 microcontroller block diagram.

*Figure 1. LatticeMico8 Microcontroller Block Diagram*
Exception Vectors
The LatticeMico8 provides two exception vectors. One vector address is used when the processor receives a reset, the other when the processor receives an interrupt.

<table>
<thead>
<tr>
<th>Address</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>External Int</td>
</tr>
<tr>
<td>1</td>
<td>Reset</td>
</tr>
</tbody>
</table>

Address 0 should contain either an iret or unconditional branch instruction.

General Purpose Registers
The LatticeMico8 processor has either 16 or 32 8-bit general purpose registers. The registers are implemented using a dual port distributed memory. The number of registers is configured prior to synthesizing the processor core.

The LatticeMico8 opcode set permits the processor to access 32 registers. When the LatticeMico8 is configured with 16 registers any opcode reference to R16 to R31 maps to R0 to R15 respectively.

Page Pointers
LatticeMico8 can directly access 256 memory locations. In order to increase the amount of memory it can address, LatticeMico8 implements page pointers. General purpose registers R15, R14, and R13 have shadow registers. The external address is the concatenation of R15, R14, R13 and the address generated as a result of a direct/indirect memory opcode, where the output from these shadow registers becomes high-order address bits. This permits the LatticeMico8 to address up to 4 GB of memory using 16M 256-byte pages.

The width of LatticeMico8 address is configurable from eight to 32 bits wide. When LatticeMico8 address bus size is 8 bits wide, the address is generated directly from the opcode being executed. When LatticeMico8 address bus size is from 9 to 16 bits wide, the address bus presents the concatenation of R13 and 8 bits from the opcode being executed. When LatticeMico8 address bus size is from 17 to 32 bits wide, the address bus presents the concatenation of R15, R14, R13 and 8 bits from the opcode being executed. The high-order address bits controlled by R15, R14, and R13 become active when the respective register is updated. The low-order 8 bits of the address bus are valid during the second clock of the instruction and remain valid until the cycle terminates.

Scratch Pad RAM
LatticeMico8 provides an independent memory space that is designed to be used for scratch pad memory. The size of this scratch pad can be configured from 32 bytes to 4G bytes. Page pointers are used when the scratch pad size is larger than 256 bytes.

The scratch pad memory is always external. Direct addressing is used to access the first 32 bytes in the scratch pad regardless of which scratch pad page is active. Indirect addressing can access all 256 bytes of the current active scratch pad page.

Hardware (Circular) Call Stack
When a call instruction is executed, the address of the next instruction is pushed onto the call stack, a ret (return) instruction will pop the stack and continue execution from the location at the top of the stack.

During an interrupt, the address of the next instruction is pushed onto the call stack. The processor jumps to the interrupt vector at address 00000. Following an iret (return from interrupt) instruction the top-most address in the call stack is popped, and execution resumes from the address retrieved from the stack.

The stack is implemented as a 16-entry (default) circular buffer and any program execution will continue from an undefined location in case of a stack overflow or underflow. A synthesis parameter is available to adjust the size of the call stack.
Interrupt Handling

The microcontroller has one interrupt source, which is level-sensitive. The interrupt can be enabled or disabled by software (\texttt{cli} = clear interrupt, \texttt{sti} = set interrupt). When an interrupt is received, the address of the next instruction is pushed into the call stack and the microcontroller continues execution from the interrupt vector (address 0). The flags (carry and zero) are pushed onto the stack along with the return address. The interrupt ack line is set high and the acknowledge line is held high for the entire duration of interrupt handling. Once the interrupt has been acknowledged the interrupt line should be set to 0.

An \texttt{iret} instruction will pop the call stack and transfer control to the address on top of the stack. The flags (carry and zero) are also popped from the call stack and restored. The interrupt acknowledge line is set to low.

The microcontroller cannot handle nested interrupts.

Input/Output

The LatticeMico8 external and scratch pad memory transactions occur synchronously to the LatticeMico8's input clock frequency. The external and scratch pad memories share a single address bus and an output data bus. The input data for each memory is supplied on independent data buses.

The first 32 memory addresses can be accessed using either direct or indirect memory modes. The remaining 224 memory locations can be accessed using only indirect addressing modes.

Figure 2 shows a v.2.4 memory transaction. The address and read/write strobe both appear in the second clock of the processor's decode/execute cycle. The address and strobe only appear for a single clock pulse.

The scratch pad memory read and write strobes, \texttt{ext_mem_rd/ext_mem_wr}, go active as the result of the \texttt{lsp}, \texttt{lspi}, \texttt{ssp}, and \texttt{sspi} opcodes.

The external port strobes, \texttt{ext_io_rd/ext_io_wr}, go active in response to the import, importi, export, exporti opcodes.

The v.3.0 (and later) LatticeMico8 implementations modify the memory access times. Both the scratch pad and external memory cycle times are increased by one clock cycle. Figure 3 shows an example of the v.3.0 bus cycle. The v.3.0 bus cycle presents the address for a minimum of two clock cycles. Write data is also presented for a minimum of two clock cycles. Read data is captured at the rising clock edge of the third clock cycle.

The v.3.0 core also adds an external ready input. When driven LOW at the beginning of the third clock cycle a wait state is inserted. Wait states continue to be asserted until the READY input is driven HIGH coincident to a rising clock edge.

The transition to a three-clock cycle memory transaction in v.3.0 permits use of the FPGA's EBR memory. The Lattice EBR requires address be present for one clock prior to the data being read/written. The v.2.4 memory cycle was incompatible with the EBR required behavior.
LatticeMico8 v.3.15 Enhancements
Version 3.15 of the LatticeMico8 adds some additional capabilities over earlier versions. (Note: Due to improvements in the hardware, any code written for earlier versions of LatticeMico8 is not compatible).

- Increased the number of shadow registers used for extended external addressing. Previously, R14 and R15 had shadow registers. Version 3.15 offers three shadow registers for R13, R14 and R15.
- Increased page pointers from 64K pages to 16M pages.
- Increased the total addressable data memory to 4G Bytes.

LatticeMico8 v.3.1 Enhancements
Version 3.1 of the LatticeMico8 adds some additional capabilities over earlier versions.

- The interrupt handling is fixed. C and Z are correctly pushed to the stack
- This version also fixes asynchronous assertion of RESET
- All the branch instructions now have +/- 2K range
- Opcode decode 0x3c000 is now part of the reserved opcode for future use
LatticeMico8 v.3.0 Enhancements

Version 3.0 of the LatticeMico8 adds some additional capabilities over earlier versions.

- Addition of a READY signal for memory transactions
- 3 clock cycle memory transactions to support EBR and READY
- As described in the previous section the LatticeMico8 memory cycle times have increased by one clock. This gives decode logic time to determine if a memory transaction needs to be lengthened to accommodate slow memory and peripheral devices.

Increase in Instruction PROM Memory from 512 Lines to User-Defined Depth

The instruction memory size is now configurable using a passed HDL parameter. Sizes from 512 to 4096 lines of code have been tested.

Unconditional Branch/Call Instructions Increased to +/- 2K Instruction Range

The increase in instruction store makes having branch and call instructions with a greater range desirable. Unconditional branch and call opcodes can now be created with a +2047/-2048 range.

Family-Specific Modules Implemented Using PMI

The v.2.4 LatticeMico8 source code was written to support the MachXO™ and LatticeXP™ devices. Migrating between Lattice FPGA families was a bit of effort. Version 3.0 permits any Lattice FPGA to be a LatticeMico8 host by simply changing the device selected in ispLEVER®.

Flags Pushed Onto the Call Stack

The C and Z flags are pushed onto the stack following any call or interrupt.

LatticeMico8 Synthesis Parameters

The LatticeMico8 core is reconfigurable. There are many parameters available to allow you to tailor the core to your design needs.

Table 1. LatticeMico8 Synthesis Parameters

<table>
<thead>
<tr>
<th>Parameter Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>FAMILY_NAME</td>
<td>This is a text entry field that is only used during simulation. The value is used to determine the behavioral model to use for instantiated Parameterized Module Instantiation (PMI) elements. Valid entries for this parameter can be found in the ispLEVER Help. This field is not used during synthesis or place and route. The target FPGA device can be changed in ispLEVER, and a new FPGA bitstream image generated without the need to update the FAMILY_NAME entry. ModelSim® can override the value in the HDL using a command line switch when the HDL is compiled.</td>
</tr>
<tr>
<td>PROM_FILE</td>
<td>This is a text entry field that determines the opcode data to be loaded into the LatticeMico8 program memory. This parameter can be explicitly entered in the HDL file, or can be updated as a synthesis parameter from Synplify®, Precision® RTL, or ModelSim.</td>
</tr>
<tr>
<td>PORT_AW</td>
<td>This defines the number of low order address bits. The value must be less than or equal to 8. The default value is 8, which permits the LatticeMico8 to address up to 256 external ports.</td>
</tr>
<tr>
<td>EXT_AW</td>
<td>This defines the size, in bits, of the external address bus. The parameter must be greater than or equal to PORT_AW. The default value is 8, which permits the LatticeMico8 to address 256 ports.</td>
</tr>
<tr>
<td>PROM_AW</td>
<td>This defines the number of address bits assigned to the LatticeMico8 program memory. The default value is 9, which permits up to 512 opcodes to be stored.</td>
</tr>
<tr>
<td>PROM_AD</td>
<td>This is the number of opcodes the program memory can store and must always be (2^{\text{PROM_AW}}). The default value is 512 (i.e. (2^9)).</td>
</tr>
<tr>
<td>REGISTERS_16</td>
<td>This parameter determines how many registers the LatticeMico8 core has. For VHDL the field is a text entry that can be set to TRUE or FALSE. For Verilog the parameter is an integer field that can be either 0 or 1. When the REGISTERS_16 entry is FALSE/0 the LatticeMico8 will have 32 general purpose registers. When it is TRUE/1 it will have 16 general purpose registers.</td>
</tr>
<tr>
<td>PGM_STACK_AW</td>
<td>This defines the number of address bits assigned to the LatticeMico8 call stack. The default value is 4, which permits the call stack to hold 16 elements.</td>
</tr>
<tr>
<td>PGM_STACK_AD</td>
<td>This defines the depth of the call stack and must always be (2^{\text{PGM_STACK_AW}}). The default value is 16 (i.e. (2^4)).</td>
</tr>
</tbody>
</table>
## Instruction Set Description and Encoding

### Instruction Set Reference Card:

<table>
<thead>
<tr>
<th>Operation</th>
<th>Action</th>
<th>Flags</th>
</tr>
</thead>
<tbody>
<tr>
<td>add</td>
<td>Rd, Rb</td>
<td>Rd = Rd + Rb</td>
</tr>
<tr>
<td>addc</td>
<td>Rd, Rb</td>
<td>Rd = Rd + Rb + Carry</td>
</tr>
<tr>
<td>addi</td>
<td>Rd, C</td>
<td>Rd = Rd + Const</td>
</tr>
<tr>
<td>addic</td>
<td>Rd, Rb</td>
<td>Rd = Rd + Const + Carry</td>
</tr>
<tr>
<td>and</td>
<td>Rd, Rb</td>
<td>Rd = Rd &amp; Rb</td>
</tr>
<tr>
<td>andi</td>
<td>Rd, C</td>
<td>Rd = Rd &amp; Const</td>
</tr>
<tr>
<td>b</td>
<td>label</td>
<td>Branch unconditionally</td>
</tr>
<tr>
<td>bc</td>
<td>label</td>
<td>Branch on carry flag = 1</td>
</tr>
<tr>
<td>bnc</td>
<td>label</td>
<td>Branch on carry flag = 0</td>
</tr>
<tr>
<td>bnz</td>
<td>label</td>
<td>Branch on zero flag = 0</td>
</tr>
<tr>
<td>bz</td>
<td>label</td>
<td>Branch on zero flag = 1</td>
</tr>
<tr>
<td>call</td>
<td>label</td>
<td>Call function</td>
</tr>
<tr>
<td>callc</td>
<td>label</td>
<td>Call function on carry = 1</td>
</tr>
<tr>
<td>callnc</td>
<td>label</td>
<td>Call function on carry = 0</td>
</tr>
<tr>
<td>callnz</td>
<td>label</td>
<td>Call function on zero = 0</td>
</tr>
<tr>
<td>callz</td>
<td>label</td>
<td>Call function on zero = 1</td>
</tr>
<tr>
<td>clrc</td>
<td></td>
<td>Carry flag = 0</td>
</tr>
<tr>
<td>clri</td>
<td></td>
<td>Disable interrupts</td>
</tr>
<tr>
<td>clrz</td>
<td></td>
<td>Zero flag = 0</td>
</tr>
<tr>
<td>cmp</td>
<td>Rd, Rb</td>
<td>Rd - Rb</td>
</tr>
<tr>
<td>cmpi</td>
<td>Rd, C</td>
<td>Rd - Const</td>
</tr>
<tr>
<td>export</td>
<td>Rd, port#</td>
<td>(Port#) = Rd</td>
</tr>
<tr>
<td>exporti</td>
<td>Rd, Rb</td>
<td>(Rb), Rd</td>
</tr>
<tr>
<td>import</td>
<td>Rd, port#</td>
<td>Rd = (Port#)</td>
</tr>
<tr>
<td>importi</td>
<td>Rd, Rb</td>
<td>Rd = (Rb)</td>
</tr>
<tr>
<td>iret</td>
<td></td>
<td>Return from interrupt</td>
</tr>
<tr>
<td>lsp</td>
<td>Rd, sp#</td>
<td>Rd = (sp#)</td>
</tr>
<tr>
<td>lspli</td>
<td>Rd, Rb</td>
<td>Rd = (Rb)</td>
</tr>
<tr>
<td>mov</td>
<td>Rd, Rb</td>
<td>Rd = Rb</td>
</tr>
<tr>
<td>movi</td>
<td>Rd, C</td>
<td>Rd = Const</td>
</tr>
<tr>
<td>or</td>
<td>Rd, Rb</td>
<td>Rd = Rd</td>
</tr>
<tr>
<td>ori</td>
<td>Rd, C</td>
<td>Rd = Rd</td>
</tr>
<tr>
<td>ret</td>
<td></td>
<td>Return from Call</td>
</tr>
<tr>
<td>rol</td>
<td>Rd, Rb</td>
<td>Rd = Rb &lt;&lt; 1, Rb(0) = Rb(7)</td>
</tr>
<tr>
<td>rolc</td>
<td>Rd, Rb</td>
<td>Rd = Rb &lt;&lt; 1, Rb(0) = C</td>
</tr>
<tr>
<td>ror</td>
<td>Rd, Rb</td>
<td>Rd = Rb &gt;&gt; 1, Rb(7) = Rb(0)</td>
</tr>
<tr>
<td>rorc</td>
<td>Rd, Rb</td>
<td>Rd = Rb &gt;&gt; 1, C = Rb(0)</td>
</tr>
<tr>
<td>setc</td>
<td></td>
<td>Carry flag = 1</td>
</tr>
<tr>
<td>seti</td>
<td></td>
<td>Enable interrupts</td>
</tr>
<tr>
<td>setz</td>
<td></td>
<td>Zero flag = 1</td>
</tr>
<tr>
<td>ssp</td>
<td>Rd, sp#</td>
<td>(sp#) = Rd</td>
</tr>
<tr>
<td>sspli</td>
<td>Rd, Rb</td>
<td>(Rb) = Rd</td>
</tr>
<tr>
<td>sub</td>
<td>Rd, Rb</td>
<td>Rd = Rd - Rb</td>
</tr>
<tr>
<td>subc</td>
<td>Rd, Rb</td>
<td>Rd = Rd - Rb - Carry</td>
</tr>
<tr>
<td>subi</td>
<td>Rd, C</td>
<td>Rd = Rd - Const</td>
</tr>
<tr>
<td>subic</td>
<td>Rd, C</td>
<td>Rd = Rd - Const - Carry</td>
</tr>
<tr>
<td>test</td>
<td>Rd, Rb</td>
<td>Rd &amp; Rb</td>
</tr>
<tr>
<td>testi</td>
<td>Rd, C</td>
<td>Rd &amp; Const</td>
</tr>
<tr>
<td>xor</td>
<td>Rd, Rb</td>
<td>Rd = Rd ^ Rb</td>
</tr>
<tr>
<td>xori</td>
<td>Rd, C</td>
<td>Rd = Rd ^ Const</td>
</tr>
</tbody>
</table>

Please note that for all Branch and Call instructions, the signed offset is represented as binary 2’s complement.
ADD Rd, Rb

```
  17 16 15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0
  0  0  1  0  0  Rd Rd Rd Rd Rd Rb Rb Rb Rb Rd 0  0  0

   CY Flag Updated  Zero Flag Updated
          Yes         Yes
```

Rd = Rd + Rb (add registers)

The carry flag is updated with the carry out from the addition. The zero flag is set to 1 if all the bits of the result are 0.

ADDI Rd, C

```
  17 16 15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0
  0  0  1  0  1  Rd Rd Rd Rd Rd C C C C C C C C

   CY Flag Updated  Zero Flag Updated
          Yes         Yes
```

Rd = Rd + CCCCCCCC (add constant to register)

The carry flag is updated with the carry out from the addition. The zero flag is set to 1 if all the bits of the result are 0.

ADDC Rd, Rb

```
  17 16 15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0
  0  0  1  1  0  Rd Rd Rd Rd Rd Rb Rb Rb Rb Rd 0  0  0

   CY Flag Updated  Zero Flag Updated
          Yes         Yes
```

Rd = Rd + Rb + Carry Flag (add registers and carry flag)

The carry flag is updated with the carry out from the addition. The zero flag is set to 1 if all the bits of the result are 0.

ADDIC Rd, CC

```
  17 16 15 14 13 12 11 10  9  8  7  6  5  4  3  2  1  0
  0  0  1  1  1  Rd Rd Rd Rd Rd C C C C C C C C

   CY Flag Updated  Zero Flag Updated
          Yes         Yes
```

Rd = Rd + CCCCCCCC + Carry Flag (add register, constant and carry flag)

The carry flag is updated with the carry out from the addition. The zero flag is set to 1 if all the bits of the result are 0.
**SUB Rd, Rb**

\[
\begin{array}{cccccccccccccccc}
\text{17} & \text{16} & \text{15} & \text{14} & \text{13} & \text{12} & \text{11} & \text{10} & \text{9} & \text{8} & \text{7} & \text{6} & \text{5} & \text{4} & \text{3} & \text{2} & \text{1} & \text{0} \\
0 & 0 & 0 & 0 & 0 & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rb} & \text{Rb} & \text{Rb} & \text{Rb} & \text{Rb} & 0 & 0 & 0
\end{array}
\]

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

\(\text{Rd} = \text{Rd} - \text{Rb}\) (subtract register from register)

The carry flag is set to 1 if the result is negative. The zero flag is set to 1 if all the bits of the result are 0.

**SUBI Rd, C**

\[
\begin{array}{cccccccccccccccc}
\text{17} & \text{16} & \text{15} & \text{14} & \text{13} & \text{12} & \text{11} & \text{10} & \text{9} & \text{8} & \text{7} & \text{6} & \text{5} & \text{4} & \text{3} & \text{2} & \text{1} & \text{0} \\
0 & 0 & 0 & 0 & 1 & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C}
\end{array}
\]

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

\(\text{Rd} = \text{Rd} - \text{CCCCCCC}\) (subtract constant from register)

The carry flag is set to 1 if the result is negative. The zero flag is set to 1 if all the bits of the result are 0.

**SUBC Rd, Rb**

\[
\begin{array}{cccccccccccccccc}
\text{17} & \text{16} & \text{15} & \text{14} & \text{13} & \text{12} & \text{11} & \text{10} & \text{9} & \text{8} & \text{7} & \text{6} & \text{5} & \text{4} & \text{3} & \text{2} & \text{1} & \text{0} \\
0 & 0 & 0 & 1 & 0 & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rb} & \text{Rb} & \text{Rb} & \text{Rb} & \text{Rb} & 0 & 0 & 0
\end{array}
\]

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

\(\text{Rd} = \text{Rd} - \text{Rb} - \text{Carry Flag}\) (subtract register with carry from register)

The carry flag is set to 1 if the result is negative. The zero flag is set to 1 if all the bits of the result are 0.

**SUBIC Rd, C**

\[
\begin{array}{cccccccccccccccc}
\text{17} & \text{16} & \text{15} & \text{14} & \text{13} & \text{12} & \text{11} & \text{10} & \text{9} & \text{8} & \text{7} & \text{6} & \text{5} & \text{4} & \text{3} & \text{2} & \text{1} & \text{0} \\
0 & 0 & 0 & 1 & 1 & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{Rd} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C} & \text{C}
\end{array}
\]

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

\(\text{Rd} = \text{Rd} - \text{CCCCCCC} - \text{Carry Flag}\) (subtract constant with carry from register)

The carry flag is set to 1 if the result is negative. The zero flag is set to 1 if all the bits of the result are 0.
MOV Rd, Rb

| 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 1 0 0 0 Rd Rd Rd Rd Rd Rb Rb Rb Rb Rb 0 0 0 |

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rd = Rb (move register to register)

MOVI Rd, C

| 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 1 0 0 1 Rd Rd Rd Rd Rd C C C C C C C C C |

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rd = CCCCCCCC (move constant into register)

AND Rd, Rb

| 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 1 0 1 0 Rd Rd Rd Rd Rd Rb Rb Rb Rb Rb 0 0 0 |

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rd = Rd and Rb (bitwise AND registers)

The zero flag is set to 1 if all the bits of the result are 0.

ANDI Rd, C

| 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 1 0 1 1 Rd Rd Rd Rd Rd C C C C C C C C C |

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rd = Rd and CCCCCCCC (bitwise AND register with constant)

The zero flag is set to 1 if all the bits of the result are 0.
OR Rd, Rb

Rd = Rd | Rb (bitwise OR registers)

The zero flag is set to 1 if all the bits of the result are 0.

ORI Rd, C

Rd = Rd | CCCCCCCC (bitwise OR register with constant)

The zero flag is set to 1 if all the bits of the result are 0.

XOR Rd, Rb

Rd = Rd and Rb (bitwise XOR registers)

The zero flag is set to 1 if all the bits of the result are 0.

XORI Rd, CC

Rd = Rd and CC (bitwise XOR register with constant)

The zero flag is set to 1 if all the bits of the result are 0.
CMP Rd, Rb

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Subtract Rb from Rd and update the flags. The result of the subtraction is not written back.

The carry flag is set to 1 if the result is negative. The zero flag is set to 1 if all the bits of the result are 0.

CMPI Rd, C

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Subtract Constant from Rd and update the flags. The result of the subtraction is not written back.

The carry flag is set to 1 if the result is negative. The zero flag is set to 1 if all the bits of the result are 0.

TEST Rd, Rb

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Perform a bitwise AND between Rd and Rb, update the zero flag. The result of the AND operation is not written back.

The zero flag is set to 1 if all the bits of the result are 0.

TESTI Rd, CC

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
<td>C</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Perform a bitwise AND between Rd and Constant, update the zero flag. The result of the AND operation is not written back.

The zero flag is set to 1 if all the bits of the result are 0.
ROR Rd, Rb

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rotate right. Register Rb is shifted right one bit, the highest order bit is replaced with the lowest order bit. The result is written back to Register Rd. The zero flag is set to 1 if all the bits of the result are 0.

RORC Rd, Rb

| 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1  | 0  | 1  | 0  | 0  | Rd | Rd | Rd | Rd | Rd | Rb | Rb | Rb | Rb | Rb | Rb | Rb | 0  | 1  | 0  |

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rotate right through carry. The contents of Register Rb are shifted right one bit, the carry flag is shifted into the highest order bit, the lowest order bit is shifted into the carry flag. The result is written back to Register Rd. The zero flag is set to 1 if all the bits of the result are 0.

ROL Rd, Rb

| 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1  | 0  | 1  | 0  | 0  | Rd | Rd | Rd | Rd | Rd | Rb | Rb | Rb | Rb | Rb | Rb | Rb | 0  | 0  | 1  |

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rotate left. Register Rb is shifted left by one bit. The highest order bit is shifted into the lowest order bit. The result is written back to Register Rd. The zero flag is set to 1 if all the bits of the result are 0.
**ROLC Rd, Rb**

| 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1  | 0  | 1  | 0  | 0  | Rd | Rd | Rd | Rd | Rd | Rb | Rb | Rb | Rb | 0  | 1  | 1  |

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Rotate left through carry. Register Rb is shifted left by one bit. The carry flag is shifted into the lowest order bit and the highest order bit is shifted into the carry flag. The result is written back to Register Rd. The zero flag is set to 1 if all the bits of the result are 0.

**CLRC**

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>No</td>
</tr>
</tbody>
</table>

Carry Flag = 0

Clear carry flag.

**SETC**

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>No</td>
</tr>
</tbody>
</table>

Carry Flag = 1

Set carry flag.

**CLRZ**

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Zero Flag = 0

Clear zero flag.
### SETZ

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Zero Flag = 1
Set zero flag.

### CLRI

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

Interrupt Enable Flag = 0
Clear interrupt enable flag. Disable interrupts.

### SETI

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

Interrupt Enable Flag = 1
Set interrupt enable flag. Enable interrupt.

### BZ Label

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

If Zero Flag = 1 then PC = PC + (Signed Offset of Label). Else PC = PC + 1.

Branch if 0. If zero flag is set, the PC is incremented by the signed offset of the label from the current PC. If zero flag is 0, then execution continues with the following instruction. The offset can be +2047/-2048.
BNZ Label

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

If Zero Flag = 0 then PC = PC + (Signed Offset of Label). Else PC = PC + 1.

Branch if not 0. If zero flag is not set, the PC is incremented by the signed offset of the label from the current PC. If zero flag is set, then execution continues with the following instruction. The offset can be +2047/-2048.

BC Label

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

If Carry Flag = 1 then PC = PC + (Signed Offset of Label). Else PC = PC + 1.

Branch if carry. If carry flag is set, the PC is incremented by the signed offset of the label from the current PC. If carry flag is not set, then execution continues with the following instruction. The offset can be +2047/-2048.

BNC Label

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

If Carry Flag = 0 then PC = PC + (Signed Offset of Label). Else PC = PC + 1.

Branch if not carry. If carry flag is not set, the PC is incremented by the signed offset of the label from the current PC. If carry flag is set, then execution continues with the following instruction. The offset can be +2047/-2048.

B Label

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

Unconditional Branch. PC = PC + Signed Offset of Label

Unconditional branch. PC is incremented by the signed offset of the label from the current PC. The offset can be +2047/-2048.
CALLZ Label

If Zero Flag = 1, then
Push PC + 1/C/Z into Call Stack
PC = PC + Signed Offset of LABEL
Else, PC = PC + 1

CALL if 0. If the zero flag is set, the address of the next instruction (PC+1) is pushed into the call stack and the PC is incremented by the signed offset (+2047/-2048) of the label from the current PC. If zero flag is not set, then execution continues from the following instruction.

CALLNZ Label

If Zero Flag = 0, then
Push PC + 1/C/Z into Call Stack
PC = PC + Signed Offset of LABEL.
Else PC = PC + 1

CALL if NOT 0. If the zero flag is not set, the address of the next instruction (PC+1) is pushed into the call stack, and the PC is incremented by the signed offset (+2047/-2048) of the label from the current PC. If the zero flag is set, then execution continues from the following instruction.

CALLC Label

If Carry Flag = 1, then
Push PC + 1/C/Z into Call Stack
PC = PC + Signed Offset of LABEL.
Else, PC = PC + 1

CALL if carry. If the carry flag is set, the address of the next instruction (PC+1) is pushed into the call stack, and the PC is incremented by the signed offset (+2047/-2048) of the label from the current PC. If the carry flag is not set, then execution continues from the following instruction.
CALLNC Label

If Carry Flag = 0, then
   Push PC + 1/C/Z into Call Stack
   PC = PC + Signed Offset of LABEL
Else, PC = PC + 1

CALL if not carry. If the carry flag is set, the address of the next instruction (PC+1) is pushed into the call stack, and the PC is incremented by the signed offset (+2047/-2048) of the label from the current PC. If the carry flag is not set, then execution continues from the following instruction.

CALL Label

Push PC + 1/C/Z into Call Stack
PC = PC + Signed offset of LABEL

Unconditional call. Address of the next instruction (PC+1) is pushed into the call stack, and the PC is incremented by the signed offset (+2047/-2048) of the label from the current PC.

RET

PC = Top of Call Stack
Pop Call Stack
Restore Zero and Carry Flags from Call Stack

Unconditional return. PC is set to the value on the top of the call stack. The CY and Z flags are restored from the call stack.
IRET

```
17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1  1  1  0  1  0  0  0  0  0  0  0  0  0  0  0  0
```

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

PC = Top of Call Stack
Pop Call Stack
Restore Zero and Carry Flags from Call Stack

Return from interrupt. In addition to popping the call stack, the carry and zero flags are restored from shadow locations.

**IMPORT Rd, Port#**

**INP Rd, Port#**

```
17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1  0  1  1  1  Rd  Rd  Rd  Rd  Rd  P  P  P  P  P  0  0  1
```

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

Rd = Value from Port (Port#)
Read value from port number (Port#) and write into register Rd. Port # can be 0-31.

**IMPORTI Rd, Rb**

**INPI Rd, Rb**

```
17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1  0  1  1  1  Rd  Rd  Rd  Rd  Rd  Rb  Rb  Rb  Rb  Rb  0  1  1
```

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

Rd = Value from Port # in Register Rb
Indirect read of port. Value is read from port number in register Rb. Port number can be 0-255 of active page.

**EXPORT Rd, Port#**

**OUTP Rd, Port#**

```
17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
1  0  1  1  1  Rd  Rd  Rd  Rd  P  P  P  P  P  0  0  0
```

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

Port Value(Port#) = Rd
Output value of Register Rd to Port#. Port# can be 0-31.
**EXPORTI Rd, Rb**

Output value of Register Rd to Port# designated by Register Rb. Port# can be 0-255 of active page.

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

**OUTPI Rd, Rb**

Port Value(Rb) = Rd

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

**LSP Rd, SS**

RD = Scratch Pad(SS)

Load from scratch pad memory direct. Load the value from the scratch pad location designated by constant SS into Register Rd. SS can be 0-31.

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

**LSPI Rd, Rb**

RD = Scratch Pad (Rb)

Load from scratch pad memory indirect. Load the value from the scratch pad location designated by Register Rb into Register Rd. The location address can be 0-255 of active page.

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

**SSP Rd, SS**

Scratch Pad (SS) = Rd

Store into scratch pad memory direct. Store value of Register Rd into scratch pad memory location designated by constant SS. The location address can be 0-31.

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>S</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>
SSPI Rd, Rb

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rd</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>Rb</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

Scratch Pad (Rb) = Rd

Store into scratch pad memory indirect. Store value of Register Rd, into scratch pad memory location designated by Register Rb. The location address can be 0-255 of active page.

NOP

<table>
<thead>
<tr>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CY Flag Updated</th>
<th>Zero Flag Updated</th>
</tr>
</thead>
<tbody>
<tr>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

PC = PC + 1
No operation moves R0 to R0.

**Assembler and Instruction Set Simulator**

The software tools for the LatticeMico8 microcontroller include an Assembler and an Instruction Set Simulator, both developed in C. The purpose of the Assembler is to generate an Embedded Block RAM (EBR) initialization file from a text assembler input file. The purpose of the Simulator is to execute a program in the host environment. This section describes the use of these tools.

**Assembler**

The Assembler reads in a text assembler source file (default extension .s) and creates one of the following as output:

- Hexadecimal output file (can be used by Module Manager)
- Binary output file (can be used by Module Manager)
- Memory output file (can be used by Module Manager)
- Verilog initialization file (included in design before synthesis)

In addition to these outputs, the Assembler can also generate an Assembler listing file.

**Command Line**

isp8asm -option1 -option2 ... <input filename>

**Command Line Options**

<table>
<thead>
<tr>
<th>Option</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>-o &lt;filename&gt;</td>
<td>Fully qualified name of the output file.</td>
</tr>
<tr>
<td>-s &lt;Program Rom Size&gt;</td>
<td>Default 512 bytes</td>
</tr>
<tr>
<td>-l &lt;filename&gt;</td>
<td>Fully qualified name of the listing file.</td>
</tr>
<tr>
<td>-vx</td>
<td>Generate output in 18-bit hexadecimal (default)</td>
</tr>
<tr>
<td>-vb</td>
<td>Generate output in binary</td>
</tr>
</tbody>
</table>
-ve Generate output in Verilog “INIT” format
-vm Generate output in MEM file format
-vr Generate output in 8-bit hexadecimal
-? Help message

Instructions
The Assembler supports all instructions as described in the Instruction Set section.

Pseudo-Ops
The Assembler supports the following pseudo-ops:

<table>
<thead>
<tr>
<th>Option</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>nop</td>
<td>Expanded by the Assembler to mov R0,R0. An instruction without side effects.</td>
</tr>
</tbody>
</table>

Labels
Label definitions are any character sequences ending in a ‘:’. No other instruction or Assembler directives are allowed in the same line as a label definition.

The Assembler allows both forward and backward references to a label (i.e. it is legal to reference a label before it is defined). Both references in the following example are valid. Labels are case-sensitive.

```
BackLabel:
    ...
    ...
    b   BackLabel
    ...
    ...
    b   ForwardLabel
    ...
    ...
ForwardLabel:
```

Comments
The character ‘;’ is used as the start of a comment. Everything following the comment character until a new line is ignored by the Assembler.

Constants
The Assembler accepts constants in various formats.

- **Hexadecimal values**: Hexadecimal constants must be prefixed with “0x” or “0X”. (e.g. 0xFF, 0x12, and 0XAB are all valid hexadecimal constants).

- **Octal values**: Octal values must be prefixed with the numeric character ‘0’. (e.g. 077, 066, and 012 are valid octal constants).

- **Character constants**: Single character constants must be enclosed in single quotation marks. (e.g. ‘A’, ‘v’, ‘9’ are all valid character constants).

- **Decimal constants**: Any sequence of decimal numbers can be a valid constant. (e.g. 123, 255, 231 are valid decimal constants).

- **Location counter**: The special character $ (dollar sign) is used to give the current value of the location counter.

Note: The hexadecimal, octal, and decimal constants can be optionally prefixed with a ‘+’ or ‘-’ sign.

Assembler Directives
In addition to the instructions described in the Instruction Set section, the Assembler also supports the following directives. An Assembler directive must be prefixed with a ‘.’ character.
**.org**: This directive allows code to be placed at specific addresses. The syntax for this directive is:

```
.org  <constant>
```

The constant can be of any form described in the previous section. The Assembler will terminate with an error, if the .org directive is given a location which is less than the current “local counter” value.

**.equ**: This directive can be used to assign symbolic names to constants. The syntax of the directive is:

```
.equ  <symbolic name>,<constant>
```

```
.equ newline,'\n'
```

```
movi r2,newline
```

**.data**: This directive can be used to embed arbitrary data in the Assembler. The syntax for this directive is:

```
.data 0x0d
.data "Hello World"
```

**.ebr**: The .ebr directive duplicates either the -vx or the -vr command line switch. Only a single .ebr directive can be inserted into an assembly source file. This directive can be used to target the Assembler output for code space (18 bits) or data space (8 bits). The syntax for this directive is:

```
.ebr 8 ; data type 8-bit hex output
.ebr 18 ; code type 18-bit hex output
```

**.prom**: This directive sets the maximum number of opcodes the Assembler can generate without issuing an error. The directive duplicates the "-s" command line switch. Only a single .prom directive can be applied to an assembly source file. The syntax for this directive is:

```
.prom 512
```

Figure 4 is an example of the listing generated by the Assembler:
Figure 4. Example of Assembler Generated Listing

<table>
<thead>
<tr>
<th>Loc</th>
<th>Opcode Counter (Hex)</th>
<th>Opcode (Bin)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000</td>
<td>0x33001</td>
<td>11001100000000001</td>
<td>b start</td>
</tr>
<tr>
<td>0x0001</td>
<td>0x10000</td>
<td>010000000000000000</td>
<td>nop</td>
</tr>
<tr>
<td>0x0002</td>
<td>0x12055</td>
<td>010010000100000101</td>
<td>movi R00,0x55</td>
</tr>
<tr>
<td>0x0003</td>
<td>0x12105</td>
<td>010010000100000101</td>
<td>movi R01,0x05</td>
</tr>
<tr>
<td>0x0004</td>
<td>0x12203</td>
<td>010010001000000011</td>
<td>movi R02,0x03</td>
</tr>
<tr>
<td>0x0005</td>
<td>0x08110</td>
<td>001000000100010000</td>
<td>add R01,R02</td>
</tr>
<tr>
<td>0x0006</td>
<td>0x0A101</td>
<td>001010001000000001</td>
<td>addi R01,0x01</td>
</tr>
<tr>
<td>0x0007</td>
<td>0x10308</td>
<td>010000011000010000</td>
<td>mov R03,R01</td>
</tr>
<tr>
<td>0x0008</td>
<td>0x10410</td>
<td>010000011000010000</td>
<td>mov R04,R02</td>
</tr>
<tr>
<td>0x0009</td>
<td>0x12535</td>
<td>010010010100110101</td>
<td>movi R05,0x35</td>
</tr>
<tr>
<td>0x000A</td>
<td>0x12643</td>
<td>010010011010000011</td>
<td>movi R06,0x43</td>
</tr>
<tr>
<td>0x000B</td>
<td>0x08628</td>
<td>001000011000101000</td>
<td>add R06,R05</td>
</tr>
<tr>
<td>0x000C</td>
<td>0x0A613</td>
<td>001010011000101000</td>
<td>addi R06,0x13</td>
</tr>
<tr>
<td>0x000D</td>
<td>0x10728</td>
<td>010000011110010100</td>
<td>mov R07,R05</td>
</tr>
</tbody>
</table>

Building Assembler from Source
Although Lattice provides precompiled binary files, the source is available for compilation. The following commands should be used in the Unix and Windows environments.

- **Unix and Cygwin Environments:**
  
  ```sh
gcc -o isp8asm isp8asm.c
  ```

- **Windows Environment:**
  
  ```cmd
cl -o isp8asm_win isp8asm.c
  ```

Instruction Set Simulator
The software tools for LatticeMico8 include an Instruction Set Simulator for the microcontroller which allows programs developed for the microcontroller to be run and debugged on a host platform. The Simulator can also be used to generate a disassembly listing of a LatticeMico8 program. The Simulator takes as input the memory output file of the Assembler. It emulates the instruction execution of the LatticeMico8 in software. Please note that the Simulator does not handle interrupts.

Command Line

<executable filename> -option1 -option2 ... <prom filename> <scratch pad filename>

Command Line Options

<table>
<thead>
<tr>
<th>Option</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>-p &lt;Program Rom Size&gt;</td>
<td>Default is 512 opcodes.</td>
</tr>
<tr>
<td>-ix</td>
<td>Program file is in hexadecimal format (default). This is the file generated by the Assembler with the -vx options (default).</td>
</tr>
<tr>
<td>-ib</td>
<td>Program file is in binary format. This is the file generated by the Assembler with the -vb option.</td>
</tr>
</tbody>
</table>
-t Trace the execution of the program. The Simulator will generate a trace as it executes each instruction. It will also print the modified value of any register (if the instruction modifies a register value).

-d Generate a disassembly of the program specified by the PROM file.

**Simulator Interactions**

The `import`, `importi` and `export`, `exporti` instructions can be used to interact with the simulator. When an `export`, `exporti` instruction is executed, the simulator will print the value of the port number as well as the contents of the exported register. If the port number is 0xFF, the simulator will terminate with an exit code identical to the value of the exported register. When an `import`, `importi` instruction is executed, the simulator will issue a prompt containing the port number and read in values from the standard input (stdin). The following figure shows an example of a traced simulation. The v.3.0 simulator only implements an 8-bit external address bus.

**Figure 5. Example of Trace Simulation**

```
0x00001  0x10000  mov  R00,R00
0x00002  0x12055  movi  R00,0x55
R00 = 0x55
0x00003  0x12105  movi  R01,0x05
R01 = 0x05
0x00004  0x12203  movi  R02,0x03
R02 = 0x03
0x00005  0x08110  add  R01,R02
R01 = 0x08
0x00006  0x0A101  addi  R01,0x01
R01 = 0x09
0x00007  0x10308  mov  R03,R01
R03 = 0x09
0x00008  0x10410  mov  R04,R02
R04 = 0x03
0x00009  0x12535  movi  R05,0x35
R05 = 0x35
0x0000A  0x12643  movi  R06,0x43
R06 = 0x43
0x0000B  0x08628  add  R06,R05
R06 = 0x78
0x0000C  0x0A613  addi  R06,0x13
R06 = 0x8B
0x0000D  0x10728  mov  R07,R05
R07 = 0x35
0x0000E  0x10830  mov  R08,R06
R08 = 0x8B
0x0000F  0x12916  movi  R09,0x16
R09 = 0x16
0x00010  0x12ADF  movi  R10,0xDF
R10 = 0xDF
```

...
Building Simulator from Source
Although Lattice provides precompiled binary files, the source is available for compilation. The following commands should be used in the Unix and Windows environments.

- **Unix and Cygwin Environments:**
  
  ```
  gcc -o isp8sim isp8sim.c
  ```

- **Windows Environment:**

  ```
  cl -o isp8sim_win isp8sim.c
  ```

Example
To display the features and capabilities of the LatticeMico8, a demonstration example is also available. It demonstrates the interaction between the timer and the controller and the interrupt capability.

```plaintext
# This program will allow user to run a fibonacci number
# generator and updown counter. This program responds to
# the interrupt from the user (through Orcastra).
# When there is an interrupt, the program will halt the current program,
# and execute the int_handler function. When the intr_handler function
# is done, the program will continue from its last position

  b   int_handler
nop
nop
seti  # set the program to be able to receive interrupt
nop
nop
b   start

start:

import r5, 5

mov r6, r5
andi r5, 0xf0  # masking r5 to decide type of program
mov r7, r5

mov r5, r6
andi r5, 0x0f  # masking r5 to get the speed
mov r25, r5

cmpi r7, 0x10
bz phase2
cmpi r7, 0x20
bz phase2
b   start

phase2:
  cmpi r25, 0x01
  bz   phase3
  cmpi r25, 0x02
  bz   phase3
  cmpi r25, 0x03
  bz   phase3
```
LatticeMico8 Microcontroller
User’s Guide

```assembly
cmpi r25, 0x04
bz phase3
b start

phase3:

cmpi r7, 0x10
bz fibo

cmpi r7, 0x20  # 1 = fibonacci, 2 = counter
bz counter
b start
```

### Implementation

**Table 2. Performance and Resource Utilization**

<table>
<thead>
<tr>
<th>Config. Number</th>
<th>Description</th>
<th>Device Family</th>
<th>Language</th>
<th>LUTs</th>
<th>Registers</th>
<th>SLICEs</th>
<th>f\text{MAX}(MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>16 registers, 32-byte Ext. SP, 512 PROM, 8-bit Ext. Address</td>
<td>MachXO3L™ 5</td>
<td>Verilog-LSE</td>
<td>263</td>
<td>62</td>
<td>137</td>
<td>66.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 1</td>
<td>Verilog-Syn</td>
<td>259</td>
<td>64</td>
<td>131</td>
<td>66.9</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 2</td>
<td></td>
<td>246</td>
<td>62</td>
<td>123</td>
<td>64.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeXP2™ 3</td>
<td></td>
<td>266</td>
<td>63</td>
<td>152</td>
<td>87.6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeECP2™ 4</td>
<td></td>
<td>267</td>
<td>63</td>
<td>155</td>
<td>90.2</td>
</tr>
<tr>
<td>2</td>
<td>32 registers, 32-byte Ext. SP, 512 PROM, 8-bit Ext. Address</td>
<td>MachXO3L™ 5</td>
<td>Verilog-LSE</td>
<td>306</td>
<td>62</td>
<td>158</td>
<td>66.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 1</td>
<td>Verilog-Syn</td>
<td>306</td>
<td>64</td>
<td>155</td>
<td>64.8</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 2</td>
<td></td>
<td>301</td>
<td>62</td>
<td>151</td>
<td>69.9</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeXP2™ 3</td>
<td></td>
<td>356</td>
<td>64</td>
<td>203</td>
<td>80.5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeECP2™ 4</td>
<td></td>
<td>351</td>
<td>65</td>
<td>200</td>
<td>88.0</td>
</tr>
<tr>
<td>3</td>
<td>16 registers, 32-byte ext. SP, 512 PROM, 16-bit ext. address</td>
<td>MachXO3L™ 5</td>
<td>Verilog-LSE</td>
<td>274</td>
<td>70</td>
<td>143</td>
<td>71.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 1</td>
<td>Verilog-Syn</td>
<td>268</td>
<td>72</td>
<td>136</td>
<td>66.7</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 2</td>
<td></td>
<td>250</td>
<td>70</td>
<td>125</td>
<td>69.3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeXP2™ 3</td>
<td></td>
<td>302</td>
<td>71</td>
<td>171</td>
<td>90.5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeECP2™ 4</td>
<td></td>
<td>287</td>
<td>71</td>
<td>163</td>
<td>94.6</td>
</tr>
<tr>
<td>4</td>
<td>32 registers, 32-byte ext. SP, 512 PROM, 16-bit ext. address</td>
<td>MachXO3L™ 5</td>
<td>Verilog-LSE</td>
<td>315</td>
<td>70</td>
<td>162</td>
<td>67.6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 1</td>
<td>Verilog-Syn</td>
<td>309</td>
<td>72</td>
<td>157</td>
<td>58.6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 2</td>
<td></td>
<td>313</td>
<td>70</td>
<td>158</td>
<td>51.7</td>
</tr>
<tr>
<td></td>
<td></td>
<td>MachXO2™ 3</td>
<td></td>
<td>308</td>
<td>70</td>
<td>154</td>
<td>68.6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeXP2™ 4</td>
<td></td>
<td>344</td>
<td>71</td>
<td>194</td>
<td>80.5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LatticeECP2™ 4</td>
<td></td>
<td>342</td>
<td>73</td>
<td>195</td>
<td>90.5</td>
</tr>
</tbody>
</table>

1. Performance and utilization characteristics are generated using LCMXO2-1200HC-5MG132CES with Lattice Diamond® 3.1 design software.
2. Performance and utilization characteristics are generated using LCMXO1200C-4T100C with Lattice Diamond 3.1 design software.
3. Performance and utilization characteristics are generated using LFXP2-8E-6TN144C with Lattice Diamond 3.1 design software.
4. Performance and utilization characteristics are generated using LFE2-50E-5484C with Lattice Diamond 3.1 design software.
5. Performance and utilization characteristics are generated using LCMXO3L-4300C-6BG256C with Lattice Diamond 3.1 design software.
Technical Support Assistance

e-mail:  techsupport@latticesemi.com
Internet:  www.latticesemi.com

Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Change Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td>—</td>
<td>—</td>
<td>Previous Lattice releases.</td>
</tr>
<tr>
<td>March 2007</td>
<td>01.3</td>
<td>Updated B Label, CALL Label, RET and IRET instruction sets.</td>
</tr>
<tr>
<td>April 2007</td>
<td>01.4</td>
<td>Corrected IRET instruction.</td>
</tr>
<tr>
<td>February 2008</td>
<td>01.5</td>
<td>Added version 3.0 information.</td>
</tr>
<tr>
<td>October 2009</td>
<td>01.6</td>
<td>Extended branch and call range to +2047/-2048 for all types.</td>
</tr>
<tr>
<td>June 2010</td>
<td>01.7</td>
<td>Added version 3.1 information.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added LatticeXP2 FPGA support.</td>
</tr>
<tr>
<td>October 2010</td>
<td>01.8</td>
<td>Added LatticeMico8 version 3.15 information.</td>
</tr>
<tr>
<td>November 2010</td>
<td>01.9</td>
<td>Added support for MachXO2 device family.</td>
</tr>
<tr>
<td>February 2014</td>
<td>02.0</td>
<td>Updated Page Pointers text section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated LatticeMico8 v.3.1.5 Enhancements text section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added support for MachXO3L device family.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Technical Support Assistance information.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated corporate logo.</td>
</tr>
</tbody>
</table>