Introduction

The MachXO3™ is an SRAM-based Programmable Logic Device that includes an internal Non-Volatile Configuration Memory (NVCM) in the MachXO3L version and On-Chip Flash in the MachXO3LF version. This allows the MachXO3L family to support the best of both worlds – infinitely configurable (SRAM) and non-volatile (NVCM/Flash) capabilities. The MachXO3L/LF provides a rich set of features for programming and configuration of the FPGA. You have many options available to you for building the programming solution that fits your needs. Each of the options available will be described in detail so that you can put together the programming and configuration solution that meets your needs.

MachXO3L/LF devices contain two types of memory, SRAM and NVCM (MachXO3L) or Flash (MachXO3LF). SRAM memory contains the active configuration, essentially the “fuses” that define the behavior of the FPGA. The active configuration is, in most cases, retrieved from a non-volatile memory. The non-volatile memory holds the configuration data that is loaded into the FPGAs SRAM. The MachXO3L/LF provides an internal NVCM or Flash memory that stores the configuration data loaded into the MachXO3L/LF SRAM.

MachXO3L/LF Features

Key programming and configuration features of MachXO3L devices are:

- Instant-on configuration from internal NVCM (MachXO3L) or Flash (MachXO3LF) – powers up in milliseconds
- Infinite number of configuration cycle through volatile SRAM technology
- MachXO3L multi-time (up to nine times) programmability through non-volatile technology (NVCM)
- Single-chip, secure solution
- Multiple programming and configuration interfaces:
  - 1149.1 JTAG
  - Self download
  - Slave SPI
  - Master SPI
  - Dual Boot
  - I2C
- Programming and configuration ports:
  - Slave SPI
  - Master SPI
  - I2C
  - JTAG
- (MachXO3LF) User Flash Memory (UFM) for non-volatile data storage:
  - Configuration Flash memory overflow
  - EBR Initialization data
  - Application specific data
- (MachXO3LF) Transparent programming of non-volatile memory
- Optional dual boot with external SPI memory
- Optional security bits for design protection
- Optional Bitstream Compression support
- TransFR Capability
  - Leave alone I/O using Non-JTAG implementation
- SED support
Definition of Terms

This document uses the following terms to describe common functions:

- **BIT** – The BIT file is the configuration data for the MachXO3L/LF that is stored in an external SPI Flash. It is a binary file and is programmed unmodified into the SPI Flash.

- **Configuration**: Configuration refers to a change in the state of the MachXO3L/LF SRAM memory cells.

- **Configuration Data** – This is the data read from the non-volatile memory and loaded into the FPGA’s SRAM configuration memory. This is also referred to as a bitstream, or device bitstream.

- **Configuration Mode**: The configuration mode defines the method the MachXO3L/LF uses to acquire the configuration data from the non-volatile memory.

- **Internal Flash Memory** (MachXO3LF) – JED file or bit file can be programmed directly into the internal flash sector. User does not need to know where an actual page of the configuration data starts. The MachXO3LF configuration engine handles the parsing in the flash to SRAM transfer.

- **Internal NVCM** (MachXO3L) – JED file or bit file can be programmed directly into the internal non-volatile sector. User does not need to know where an actual page of the configuration data starts. The MachXO3L configuration engine handles the parsing in the NVCM to SRAM transfer.

- **JEDEC** – The JEDEC file contains the configuration data programmed into the MachXO3L/LF Configuration NVCM or Flash. Format information is provided later in this technical note.

- **Number Formats** – The following nomenclature is used to denote the radix of numbers
  - 0x: Numbers preceded by ‘0x’ are hexadecimal
  - b (suffix): Numbers suffixed with ‘b’ are binary
  - All other numbers are decimal

- **Offline mode** – Offline mode is a term that is applied to both non-volatile memory programming and SRAM configuration. When using offline mode programming/configuration the FPGA no longer operates in user mode. The contents of the non-volatile or SRAM configuration memory are updated, but the MachXO3L/LF does not perform your logic operations until offline mode programming/configuration is complete.

- **Port** – A port refers to the physical connection used to perform programming and some configuration operations. Ports on the MachXO3L include JTAG, SPI, and I2C physical connections.

- **Programming**: Programming refers to the process used to alter the contents of the internal or external non-volatile configuration memory.

- **Transparent Mode (MachXO3LF)** – Transparent mode is used to update the Configuration Flash, and User Flash Memory while leaving the MachXO3LF in User Mode.

- **User Mode** – The MachXO3L is in user mode when configuration is complete, and the FPGA is performing the logic functions you have programmed it to perform.
Configuration Process and Flow

Prior to becoming operational, the FPGA goes through a sequence of states, including initialization, configuration and wake-up.

*Figure 1. Configuration Flow*

The MachXO3L/LF sysCONFIG ports provide industry standard communication protocols for programming and configuring the FPGA. Each of the protocols shown in Table 1 provides a way to access the MachXO3L/LF device's internal NVCM/Flash, or to load its configuration SRAM. The Memory Space Accessibility section provides information about the capabilities of each sysCONFIG port.

The sysCONFIG ports capable of accessing the SRAM have a priority order. The operation of the Configuration Logic is not defined when a low priority sysCONFIG port is interrupted by a higher priority sysCONFIG port. Do not permit simultaneous access to the Configuration Logic using a sysCONFIG port.

* The voltage level is for the MachXO3 E device. Voltage level may vary for other devices.
Power-up Sequence

In order for the MachXO3L/LF to operate, power must be applied to the device. During a short period of time, as the voltages applied to the system rise, the FPGA will have an indeterminate state.

As power continues to ramp, a Power On Reset (POR) circuit inside the FPGA becomes active. The POR circuit, once active, makes sure the external I/O pins are in a high-impedance state. It also monitors the $V_{CC}$ and $V_{CCIO0}$ input rails. The POR circuit waits for the following conditions:

- $V_{CC} > 1.06 \text{ V}$
- $V_{CCIO0} > 1.06 \text{ V}$

* The voltage level is for the MachXO3L/LF E device. Voltage level may vary for other devices.

When these conditions are met the POR circuit releases an internal reset strobe, allowing the device to begin its initialization process. The MachXO3L/LF asserts INITN active low, and drives DONE low. When INITN and DONE are asserted low the device moves to the initialization state, as shown in Figure 2.

**Figure 2. Configuration from Power-On-Reset Timing**

![Diagram showing the timing of initialization process](image)

Initialization

The MachXO3L/LF enters the memory initialization phase immediately after the Power On Reset circuit drives the INITN and DONE status pins low. The purpose of the initialization state is to clear all of the SRAM memory inside the FPGA.

The FPGA remains in the initialization state until all of the following conditions are met:

- The $t_{INITL}$ time period has elapsed
- The PROGRAMN pin is deasserted
- The INITN pin is no longer asserted low by an external master

The INITN pin provides two functions during the initialization phase. The first is to indicate the FPGA is currently clearing its configuration SRAM. The second is to act as an input preventing the transition from the initialization state to the configuration state.

During the $t_{INITL}$ time period the FPGA is clearing the configuration SRAM. When the MachXO3L/LF is part of a chain of devices each device will have different $t_{INITL}$ initialization times. The FPGA with the slowest $t_{INITL}$ parameter can prevent other devices in the chain from starting to configure. Premature release of the INITN in a multi-device chain may cause configuration of one or more chained devices to fail to configure intermittently.

Configuration

The rising edge of the INITN pin causes the FPGA to enter the configuration state. The FPGA is able to accept the configuration bitstream created by the Diamond development tools.

The MachXO3L/LF begins fetching configuration data from non-volatile memory. The memory used to configure the MachXO3L/LF is either the internal memory, or an external SPI Flash. The MachXO3L/LF does not leave the Configuration state if there are no memories with valid configuration data. It is necessary to program the non-volatile memory internal or attached to the FPGA, or to program it using the JTAG port.
During the time the FPGA receives its configuration data the INITN control pin takes on its final function. INITN is used to indicate an error exists in the configuration data. When INITN is high, configuration proceeds without issue. If INITN is asserted low, an error has occurred and the FPGA will not operate.

**Wake-up**

Wake-up is the transition from configuration mode to user mode. The MachXO3L/LF's fixed four-phase wake-up sequence starts when the device has correctly received all of its configuration data. When all configuration data is received, the FPGA asserts an internal DONE status bit. The assertion of the internal DONE causes a Wake Up state machine to run that sequences four controls. The four control strobes are:

- External DONE
- Global Write Disable (GWDISn)
- Global Output Enable (GOE)
- Global Set/Reset (GSR)

The first phase of the Wake-Up process is for the MachXO3L/LF to release the Global Output Enable. When it is asserted, permits the FPGA’s I/O to exit a high-impedance state and take on their programmed output function. The FPGA inputs are always active. The input signals are prevented from performing any action on the FPGA flip-flops by the assertion of the Global Set/Reset (GSR).

The second phase of the Wake-Up process releases the Global Set/Reset and the Global Write Disable controls. The Global Set/Reset is an internal strobe that, when asserted, causes all I/O flip-flops, Look Up Table (LUT) flip-flops, distributed RAM output flip-flops, and Embedded Block RAM output flip-flops that have the **GSR enabled** attribute to be set/cleared per their hardware description language definition.

The Global Write Disable is a control that overrides the write enable strobe for all RAM logic inside the FPGA. The inputs on the FPGA are always active, as mentioned in the Global Output Enable section. Keeping GWDIS asserted prevents accidental corruption of the instantiated RAM resources inside the FPGA.

The last phase of the Wake-Up process is to assert the external DONE pin. The external DONE is a bi-directional, open-drain I/O only when it is enabled. An external agent that holds the external DONE pin low prevents the wake-up process of the MachXO3L/LF from proceeding. Only after the external DONE, if enabled, is active high does the final wake-up phase complete. Wake-Up completes uninterrupted when the external DONE pin is not enabled.

Once the final wake-up phase is complete, the FPGA enters user mode.

**User Mode**

The MachXO3L/LF enters User Mode immediately following the Wake-Up sequence has completed. User Mode is the point in time when the MachXO3L/LF begins performing the logic operations you designed. The MachXO3L/LF remains in this state until one of three events occurs:

- The PROGRAMN input pin is asserted
- A REFRESH command is received via one of the configuration ports
- Power is cycled
Clearing the Configuration Memory and Re-initialization

The current user mode configuration of the MachXO3L remains in operation until it is actively cleared, or power is lost. Several methods are available to clear the internal configuration memory of the MachXO3L/LF. The first is to remove power and reapply power. Another method is to toggle the PROGRAMN pin. Lastly, you can reinitialize the memory through a Refresh command. Any active configuration port can be used to send a Refresh command.

- Assertion of the PROGRAMn input
- Cycling power to the MachXO3L/LF
- Sending the Refresh command using a configuration port

Invoking one of these methods causes the MachXO3L/LF to drive INITN and DONE low. The MachXO3L/LF enters the initialization state as described earlier.

Memory Space Accessibility

The two internal memories, NVCM (MachXO3L)/Flash(MachXO3LF) and SRAM, of the MachXO3L/LF have the ability to be read and written. Each port on the MachXO3L/LF has a different level of access to each memory space. Table 1 provides a cross-reference of the MachXO3L/LF ports and the memory space they can access.

As can be seen from Table 1, the JTAG port has the ability to read and write both of the internal memory spaces. No other port has the ability to read the SRAM configuration memory. The JTAG port has the ability to access the two memory spaces in Offline or Transparent mode. Every other port has some limitation on the functions that can be performed.

<table>
<thead>
<tr>
<th>Port</th>
<th>On-Chip NVCM/Flash</th>
<th>SRAM</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Read</td>
<td>Write</td>
</tr>
<tr>
<td>JTAG</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>SPI Port</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>PC Port</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Internal WISHBONE (MachXO3LF)</td>
<td>Yes¹</td>
<td>Yes¹</td>
</tr>
</tbody>
</table>

¹. In Transparent mode only.

On-chip Flash Programming (MachXO3LF Only)

As shown in Figure 1, on-chip Flash is programmed with different programming modes. These programming modes are discussed in the next sections. Within the different programming modes, there are two methods of programming the on-chip Flash: Offline and Background programming.

Offline Programming – This method requires the device to enter into programming mode. When in programming mode, the device stops working, until the programming is completed. When using Diamond Programmer, the Offline Mode is selected using operations starting with FLASH. Unless noted by the operation, the Flash sectors accessed are Feature, Configuration and UFM.

Background Programming – This method allows the device to continue operating in User Mode, while the configuration logic programs the on-chip Flash memory. When the on-chip Flash memory programming is completed, the device can download into the SRAM with REFRESH instruction. When using Diamond Programmer, the Background Mode is selected using operations starting with XFLASH. Unless noted by the operation, the Flash sectors accessed are Configuration and UFM.

Note that if background programming is used on the MachXO3LF devices with two PLLs, the system must put the right side PLL in reset state during background programming. The required duration, erase portion, of the background Flash programming time is specified in Table 98 of TN1294, Using Hardened Control Functions in MachXO3 Devices Reference Guide. The left side PLL can stay active during background programming.
Bitstream/PROM Sizes

The MachXO3L/LF is a SRAM based FPGA. The SRAM configuration memory must be loaded from a non-volatile memory that can store all of the configuration data. The size of the configuration data is variable. It is based on the amount of logic available in the FPGA, and the number of pre-initialized Embedded Block RAM (EBR) components. A MachXO3L/LF design using the largest device, with every EBR pre-initialized with unique data values, and generated without compression turned on requires the largest amount of storage.

The Configuration Memory is, for most designs, large enough to store the compressed configuration data that is loaded into the SRAM configuration memory. However, as the amount of logic in the design increases, and the amount of pre-initialized EBR increases, the size of the configuration data also increases. It is possible, but unlikely, that the configuration data can get too large for the internal memory.

MachXO3LF Only; Storing configuration data in the MachXO3LF’s internal Flash memory has special considerations. The Flash memory in the MachXO3LF provides three independent sectors. The first sector is dedicated for use in holding compressed configuration data, and is called Configuration Flash. The second sector, called the User Flash Memory, provides three different functions. It provides additional Configuration Flash storage for large configuration data images, it can store EBR contents, or it is available for use as general purpose Flash memory. The third sector is the Feature Row.

Figure 3. Flash Memory Space of a MachXO3LF Device

The Configuration Flash is, for most designs, large enough to store the compressed configuration data that is loaded into the SRAM configuration memory. However, as the amount of logic in the design increases, and the amount of pre-initialized EBR increases, the size of the configuration data also increases. The increase in size can cause the configuration data to overflow into the UFM sector. It is also possible, but unlikely, that the configuration data can get too large for the internal Flash memory altogether. In the event configuration data grows too large to fit in the combined Configuration Flash/UFM memory space the design needs to be modified so that it is smaller, or an external configuration memory must be used. You can provide input to the software generating the configuration data to prevent the overflow into the UFM.

In the event the configuration data is too large for the internal memory you can store the device bitstream in an external SPI Flash. Table 2 shows the maximum uncompressed bitstream sizes allowing you to select an SPI Flash.
Table 2. Maximum Configuration Bits

<table>
<thead>
<tr>
<th>Device</th>
<th>Uncompressed Bitstream Size Without EBR</th>
<th>Uncompressed Bitstream Size With EBR</th>
<th>Maximum Internal NVCM/Flash</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>MachXO3L/LF-640E 121 Ball Package</td>
<td>0.35</td>
<td>0.41</td>
<td>0.33</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-1300C 256 Ball Package</td>
<td>0.51</td>
<td>0.58</td>
<td>0.47</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-1300E</td>
<td>0.35</td>
<td>0.41</td>
<td>0.33</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-1300E 256 Ball Package</td>
<td>0.51</td>
<td>0.58</td>
<td>0.47</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-2100C</td>
<td>0.51</td>
<td>0.58</td>
<td>0.47</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-2100C 324 Ball Package</td>
<td>0.93</td>
<td>1.02</td>
<td>0.80</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-2100E</td>
<td>0.51</td>
<td>0.58</td>
<td>0.47</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-2100E 324 Ball Package</td>
<td>0.93</td>
<td>1.02</td>
<td>0.80</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-4300C</td>
<td>0.93</td>
<td>1.02</td>
<td>0.80</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-4300C 400 Ball Package</td>
<td>1.47</td>
<td>1.70</td>
<td>1.38</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-4300E</td>
<td>0.93</td>
<td>1.02</td>
<td>0.80</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-6900C</td>
<td>1.47</td>
<td>1.70</td>
<td>1.38</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-6900E</td>
<td>1.47</td>
<td>1.70</td>
<td>1.38</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-9400C</td>
<td>2.11</td>
<td>2.56</td>
<td>2.0</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3L/LF-9400E</td>
<td>2.11</td>
<td>2.56</td>
<td>2.0</td>
<td>Mb</td>
</tr>
</tbody>
</table>

Feature Row

The MachXO3L/LF includes a Feature Row that is used to control FPGA resources. The Feature Row permits more flexibility in selecting the functions available for configuration, increases the number of available I/O on the device, and eliminates the need to make changes to your hardware. Feature Row can be erased or programmed independently.

MachXO3L/LF Feature Row is used to determine how the MachXO3L/LF SRAM configuration memory is loaded. In the MachXO3L, it can be programmed nine times. When Feature Row is erased, Feature Row sets its value back to HW default Mode state. Feature Row can be modified using Programming File Utility under Tools > Feature Row Editor.

Figure 4. Feature Row Example
A relationship of Feature Row option and Diamond Spreadsheet View is shown in Table 3 and Table 4.

**Table 3. Feature Row Option and Diamond Spreadsheet View**

<table>
<thead>
<tr>
<th>MASTER_SPI_PORT</th>
<th>CONFIGURATION</th>
<th>BOOT_SEL[2:1], MSPI_Persistent_Enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>ENABLE</td>
<td>CFG¹</td>
<td>101</td>
</tr>
<tr>
<td>ENABLE</td>
<td>EXTERNAL</td>
<td>011</td>
</tr>
<tr>
<td>EFB_USER</td>
<td>CFG¹</td>
<td>000</td>
</tr>
<tr>
<td>DISABLE</td>
<td>CFG¹</td>
<td>000</td>
</tr>
</tbody>
</table>

1. “CFG” includes CFG or CFG_EBR.

A full list of the functions controlled by the Feature Row and their default values for MachXO3L are shown in Table 4.

**Table 4. MachXO3L Feature Row Elements**

<table>
<thead>
<tr>
<th>Feature</th>
<th>SW Default Mode State (Programmed)</th>
<th>HW Default Mode State (Erased)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROGRAMN Persistence</td>
<td>Disabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>INITn Persistence</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>DONE Persistence</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>Custom IDCODE</td>
<td>0x00000000</td>
<td>0x00000000</td>
</tr>
<tr>
<td>TraceID™</td>
<td>000000000</td>
<td>000000000</td>
</tr>
<tr>
<td>Security¹</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>JTAG Port Persistence</td>
<td>Enabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>SSPI Port Persistence</td>
<td>Enabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>I²C Port Persistence</td>
<td>Disabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>MSPI Port Persistence</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>I²C Programmable Primary Configuration Address²,³</td>
<td>yyyyxxxx00</td>
<td>1111000000</td>
</tr>
<tr>
<td>SRAM OTP</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>Config NVCM/Flash OTP</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>my_ASSP Enable</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>Password Enable Flash</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>Password Enable All</td>
<td>OFF</td>
<td>OFF</td>
</tr>
</tbody>
</table>

1. Enabled/disabled using the CONFIG_SECURE preference.
2. “y” and “x” are user programmable from IPexpress™.
3. 1111000001 is a reserved address when the device is erased.

It is strongly recommended that the Feature Row only be modified during development, and rarely, if ever, upgraded in the field. The reason for this recommendation is the Feature Row is responsible for controlling the availability of the Configuration Ports. It is possible to cause active Configuration Ports to become unavailable, preventing future updates.

Changing the Feature Row can also prevent the MachXO3L/LF from configuring. The PROGRAMN, INITN, and DONE control and status pins are enabled and disabled using the Feature Row. The PROGRAMN input pin may be recovered for use as a general purpose I/O. Erasing Feature Row state causes the PROGRAMN input to act as PROGRAMN, not as a general purpose I/O. If the general purpose I/O is driven active low the MachXO3L will never be allowed to complete its configuration process.

Feature Row can be erased or altered by Diamond Programmer under Advanced Security Keys Programming. Feature Row settings can be altered using the Diamond Spreadsheet View. Spreadsheet View allows you to edit
the configuration settings for the MachXO3L/LF, and then saves your settings in the Lattice Preference File (LPF). These settings are applied to the MachXO3L/LF configuration data during the Map, Place, and Route build phases.

**Key Features**

- Not intended to be modified in the field; only for development.
- Change in Feature Row settings may cause active configuration ports to become unavailable.
- Can be altered using Diamond Programmer or Diamond Spreadsheet View.
- Will be erased and re-programmed during On-Chip Memory updates. So keep Feature Row contents consistent.
- MachXO3 only can be altered a total of eight times.

**sysCONFIG™ Ports**

**Table 5. MachXO3L/LF Programming and Configuration Ports**

<table>
<thead>
<tr>
<th>Interface</th>
<th>Port</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>JTAG</td>
<td>JTAG (IEEE 1149.1 and IEEE 1532 compliant)</td>
<td>4-wire or 5-wire JTAG Interface</td>
</tr>
<tr>
<td>sysCONFIG</td>
<td>SSPI</td>
<td>Slave Serial Peripheral Interface (SPI)</td>
</tr>
<tr>
<td></td>
<td>MSPI</td>
<td>Master Serial Peripheral Interface (SPI)</td>
</tr>
<tr>
<td></td>
<td>I2C</td>
<td>Inter-integrated Circuit (I²C) Interface</td>
</tr>
<tr>
<td>Internal</td>
<td>WISHBONE Internal</td>
<td>WISHBONE bus interface</td>
</tr>
</tbody>
</table>

**sysCONFIG Pins**

The MachXO3L/LF provides a set of sysCONFIG I/O pins that you use to program and configure the FPGA. The sysCONFIG pins are grouped together to create ports (i.e. JTAG, SSPI, I²C, MSPI) that are used to interact with the FPGA for programming, configuration, and access of resources inside the FPGA. The sysCONFIG pins in a configuration port group may be active, and used for programming the FPGA, or they can be reconfigured to act as general purpose I/O.

Recovering the configuration port pins for use as general purpose I/O requires you to adhere to the following guidelines:

- You must DISABLE the unused port. You can accomplish this by using the Diamond Spreadsheet View’s Global Preferences tab. Each configuration port is listed in the sysCONFIG options tree.
- You must prevent external logic from interfering with device programming. Make sure that recovered sysCONFIG pins are not asserted when the MachXO3L/LF is in Feature Row HW Default Mode state. One example is driving PROGRAMN with an active low signal after the MachXO3L/LF is in Feature Row HW Default Mode state. Failure to reprogram the Feature Row with PROGRAMN disabled prevents the FPGA from configuring and entering user mode.
- Use care when using JTAGENB to selectively enable and disable the JTAG port. Any external logic connected to the JTAG I/O must not contend with the JTAG programming port.

Table 6 lists the default state of the shared sysCONFIG pins. As you can see, an HW Default Mode Feature Row device has the JTAG, SPI Slave and I²C ports enabled. Upon entry to User Mode the MachXO3L, the default state of the SSPI, and I²C sysCONFIG pins become general purpose I/O. This means you lose the ability to program the MachXO3L using I²C when using the default sysCONFIG port settings. To retain the I²C sysCONFIG pins in user mode, be sure to ENABLE them using the Diamond Spreadsheet View editor.

Unless specified otherwise, the sysCONFIG pins are powered by the VCCIO0 voltage. It is crucial you take this into consideration when provisioning other logic attached to Bank 0.

The function of each sysCONFIG pin is described in detail.
Table 6. Default State of the sysCONFIG Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Associated sysCONFIG Port</th>
<th>Pin Function in Feature Row Erased Mode (Configuration/HW Mode)</th>
<th>Pin Direction (Configuration Mode)</th>
<th>Default Function in User Mode (SW default Mode)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROGRAMN</td>
<td>SDM</td>
<td>PROGRAMN</td>
<td>Input with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>INITN</td>
<td>SDM</td>
<td>I/O</td>
<td>I/O with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>DONE</td>
<td>SDM</td>
<td>I/O</td>
<td>I/O with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>MCLK/CCLK</td>
<td>SSPI/MSPI</td>
<td>SSPI</td>
<td>Input with weak pull up</td>
<td>SSPI</td>
</tr>
<tr>
<td>SN</td>
<td>SSPI/MSPI</td>
<td>SSPI</td>
<td>Input with weak pull up</td>
<td>SSPI</td>
</tr>
<tr>
<td>SI/SISPI</td>
<td>SSPI/MSPI</td>
<td>SSPI</td>
<td>SSPI</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>SO/SPISO</td>
<td>SSPI/MSPI</td>
<td>SSPI</td>
<td>Output</td>
<td>SSPI</td>
</tr>
<tr>
<td>CSSPIN</td>
<td>MSPI</td>
<td>I/O</td>
<td>I/O with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>SCL</td>
<td>I²C</td>
<td>I²C</td>
<td>Bi-Directional</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>SDA</td>
<td>I²C</td>
<td>I²C</td>
<td>Bi-Directional</td>
<td>User-defined I/O</td>
</tr>
</tbody>
</table>

Table 7. Default State in Diamond for Each Port

<table>
<thead>
<tr>
<th>sysConfig Port</th>
<th>Diamond Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDM_PORT</td>
<td>Disable</td>
</tr>
<tr>
<td>SLAVE_SPI_PORT</td>
<td>Enable</td>
</tr>
<tr>
<td>I2C_PORT</td>
<td>Disable</td>
</tr>
<tr>
<td>MASTER_SPI_PORT</td>
<td>Disable</td>
</tr>
<tr>
<td>JTAG_PORT</td>
<td>Enable</td>
</tr>
</tbody>
</table>

1. This Default setting can be modified in the Diamond Spreadsheet View, Global Preferences tab.

Self Download Port Pins

PROGRAMN: The PROGRAMN is an input used to configure the FPGA. The PROGRAMN pin, when enabled, is sensitive to a high-to-low transition, and has an internal weak pull-up. When PROGRAMN is asserted low, the FPGA exits user mode and starts a device configuration sequence at the Initialization phase, as described earlier. Holding the PROGRAMN pin low prevents the MachXO3L from leaving the Initialization phase. The PROGRAMN has a minimum pulse width assertion period in order for it to be recognized by the FPGA. You can find this minimum time in DS1047, MachXO3 Family Data Sheet in the AC timing section.

Be aware of the following special cases when the PROGRAMN pin is active:

- If the device is currently being programmed via JTAG then PROGRAMN will be ignored until the JTAG mode programming sequence is complete.
- Toggling the PROGRAMN pin during device configuration will interrupt the process and restart the configuration cycle.
- Asserting PROGRAMN on a device in Feature Row HW Default Mode state disables the SSPI and I²C ports. Start SSPI or I²C programming operations after PROGRAMN is deasserted.
- PROGRAMN is active during power-up, even when PROGRAMN has been reserved as a general purpose I/O. Do not allow any input signal attached to PROGRAMN to transition from high to low at a frequency greater than the VCC (min) to INITN rising edge time period. High to low PROGRAMN assertions more frequently prevent the MachXO3L from configuring, causing the FPGA to remain in a continuous RESET condition. See Figure 5.
INITN: The INITn pin is a bidirectional open-drain control pin. It has the following functions:

- After power is applied, after a PROGRAMN assertion, or a REFRESH command it goes low to indicate the SRAM configuration memory is being erased. The low time assertion is specified with the $t_{INITL}$ parameter.
- After the $t_{INITL}$ time period has elapsed the INITn pin is deasserted (i.e. is active high) to indicate the MachXO3L is ready for its configuration bits. The MachXO3L/LF begins loading configuration data from either the internal NVCM/Flash or an external SPI Flash.
- INITn can be asserted low by an external agent before the $t_{INITL}$ time period has elapsed in order to prevent the FPGA from reading configuration bits. This is useful when there are multiple programmable devices chained together. The programmable device with the longest $t_{INITL}$ time can hold all other devices in the chain from starting to get data until it is ready itself.
- The last function provided by INITn is to signal an error during the time configuration data is being read. Once $t_{INITL}$ has elapsed and the INITn pin has gone high, any subsequent INITn assertion signals the MachXO3L/LF has detected an error during configuration.

The following conditions will cause INITN to become active, indicating the Initialization state is active:

- Power has just been applied
- PROGRAMN falling edge occurred
- The IEEE 1532 REFRESH command has been sent using a slave configuration port (JTAG, SSPI or I$^2$C).

If the INITN pin is asserted due to an error condition, the error can be cleared by correcting the configuration bit-stream and forcing the FPGA into the Initialization state.
The INITN pin of a MachXO3L device is not visible external to the device when in the Feature Row HW Default Mode state. The INITN pin, when in this mode, is pulled high by default. The INITN behavior described in Figure 7 is only visible outside the MachXO3L when the INITN pin is enabled.

The INITN can be recovered as a general purpose I/O. By default, the INITN pin is disabled. You can use the Diamond Spreadsheet View to enable it.

If an error is detected when reading the bitstream, INITN will go low, the internal DONE bit will not be set, the DONE pin will stay low, and the device will not wake up. The device will fail configuration when the following happens:

- The bitstream CRC error is detected
- The invalid command error detected
- A time out error is encountered when loading from the on-chip NVCM/Flash
- The program done command is not received when the end of on-chip SRAM configuration or on-chip NVCM/Flash memory is reached

DONE: The DONE pin is a bi-directional open drain with a weak pull-up that signals the FPGA is in User mode. DONE is first able to indicate entry into User mode only after an internal DONE bit is asserted. The internal DONE bit defines the beginning of the FPGA Wake-Up state.

The DONE output pin is controlled by the SDM_PORT configuration parameter that is modified in the Diamond Spreadsheet View. By default the DONE pin is a general purpose I/O when the MachXO3L is in the Feature Row HW Default Mode state. The default mode causes the MachXO3L to automatically sequence through the Wake-Up sequence after the internal DONE bit is asserted. The FPGA does not stall waking up waiting for the DONE pin to be asserted high.

The FPGA can be held from entering User mode indefinitely by having an external agent keep the DONE pin asserted low. In order to use DONE to stall entering User mode the SDM_PORT must enable the DONE I/O, and the FPGA Feature Row must be programmed. (This feature is supported in Diamond 3.5 and later. Earlier versions of Diamond do not enable the stall feature when SDM_PORT enables DONE I/O). A common reason for keeping DONE driven low is to allow multiple FPGAs to be completely configured. As each FPGA reaches the DONE state, it is ready to begin operation. The last FPGA to configure can cause all FPGAs to start in unison.

The DONE pin drives low in tandem with the INITN pin when the FPGA enters Initialization mode. As described earlier, this condition happens when power is applied, PROGRAMN is asserted, or an IEEE 1532 Refresh command is received via an active configuration port.

Sampling the DONE pin is a way for an external device to tell if the FPGA has finished configuration. However, when using IEEE 1532 JTAG to configure SRAM the DONE pin is driven by a boundary scan cell, so the state of the DONE pin has no meaning during IEEE 1532 JTAG configuration (once configuration is complete, DONE takes on the behavior defined by the SDM_PORT setting in the Feature Row). The DONE pin is also pulled high when the FPGA is in the Feature Row HW Default Mode state. This behavior can make a part appear to be successfully configured to other logic monitoring the DONE pin.
Master and Slave SPI Configuration Port Pins

Table 8. Master SPI Configuration Port Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Function</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK/CCLK</td>
<td>MCLK</td>
<td>Output with weak pullup</td>
<td>Master clock used to time data transmission/reception from the MachXO3L Configuration Logic to a slave SPI PROM. A 1K pull-up resistor is recommended on MCLK for External and Dual Boot configuration modes.</td>
</tr>
<tr>
<td>CSSPIN</td>
<td>CSSPIN</td>
<td>Output</td>
<td>Chip select used to enable an external SPI PROM containing configuration data</td>
</tr>
<tr>
<td>SI/SISPI</td>
<td>SISPI</td>
<td>Output</td>
<td>SISPI carries output data from the MachXO3L Configuration Logic to the slave SPI PROM</td>
</tr>
<tr>
<td>SO/SPISO</td>
<td>SPISO</td>
<td>Input</td>
<td>SPISO carries output data from the slave SPI PROM to the MachXO3L Configuration Logic</td>
</tr>
<tr>
<td>SN</td>
<td>SN/IO</td>
<td>Input</td>
<td>MachXO3L Configuration Logic slave SPI chip select input. Pull high externally whenever the MSPI port is active.</td>
</tr>
</tbody>
</table>

Table 9. Slave SPI Configuration Port Pins

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Function</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK/CCLK</td>
<td>CCLK</td>
<td>Input with weak pullup</td>
<td>Clock used to time data transmission/reception from an external SPI master device to the MachXO3L Configuration Logic.</td>
</tr>
<tr>
<td>SI/SISPI</td>
<td>SI</td>
<td>Input</td>
<td>SI carries output data from the external SPI master to the MachXO3L Configuration Logic</td>
</tr>
<tr>
<td>SO/SPISO</td>
<td>SO</td>
<td>Output</td>
<td>SO carries output data from the MachXO3L Configuration Logic to the external SPI master</td>
</tr>
<tr>
<td>SN</td>
<td>SN</td>
<td>Input with weak pullup</td>
<td>MachXO3L Configuration Logic slave SPI chip select input. SN is an active low input.</td>
</tr>
</tbody>
</table>

MCLK/CCLK: The MCLK/CCLK, when active, are clocks used to sequentially load the configuration data for the FPGA. The pin functions as:

The MCLK/CCLK pin’s default state for a MachXO3L in the Feature Row HW Default Mode state is to act as the configuration clock (i.e., CCLK). This allows an external SPI master controller to program the MachXO3L/LF. The maximum CCLK frequency and the data setup/hold parameters can be found in the AC timing section of DS1047, MachXO3 Family Data Sheet. The Feature Row must be configured to ENABLE the Slave SPI Port if you want to use the port to reprogram the MachXO3L/LF after it enters user mode.

The MCLK/CCLK pin functions as a Master Clock (MCLK) when the MachXO3L/LF is configured in Dual Boot or External Boot modes. A 1K pull-up resistor is recommended when using these modes. The MCLK becomes an output and provides a reference clock for an SPI Flash attached to the MachXO3L/LF’s Master SPI Configuration port. MCLK actively drives until all of the configuration data has been received. When the MachXO3L enters user mode the MCLK output tri-states. This allows the MCLK to become a general purpose I/O. The MCLK is reserved for use, in most post-configuration applications, as the reference clock for performing memory transactions with the external SPI PROM.

The MachXO3L/LF generates MCLK from an internal oscillator. The initial frequency of the MCLK is nominally 2.08 MHz. The MCLK frequency can be altered using the MCCLOCK_FREQ parameter. You can select the MCCLOCK_FREQ using the Diamond Spreadsheet View. For a complete list of the supported MCLK frequencies, see Table 10.
Table 10. MachXO3L/LF MCLK Valid Frequencies (MHz)

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>2.08</th>
<th>2.46</th>
<th>3.17</th>
<th>4.29</th>
<th>5.54</th>
<th>7.00</th>
<th>8.31</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK Frequencies</td>
<td>9.17</td>
<td>10.23</td>
<td>13.30</td>
<td>14.78</td>
<td>20.46</td>
<td>26.60</td>
<td>29.56</td>
</tr>
</tbody>
</table>

During the initial stages of device configuration the frequency value specified using MCCLK_FREQ is loaded into the FPGA. Once the MachXO3L/LF accepts the new MCLK_FREQ value the MCLK output begins driving the selected frequency. Make certain when selecting the MCLK_FREQ that you do not exceed the frequency specification of your configuration memory, or of your PCB. Review the MachXO3L AC specifications in DS1047, MachXO3 Family Data Sheet when making MCLK_FREQ decisions.

**SN**: The SN pin is the Slave SPI ports chip select. An external SPI bus master asserts the SN pin active low in order to perform actions using the MachXO3L's programming and configuration logic. The SN pin is available when the MachXO3L is in the Feature Row HW Default Mode state, and in user mode when the Slave SPI port is set to the ENABLE setting. The SN pin is a general purpose I/O in user mode when the Slave SPI port is set to the DISABLE setting.

Proper operation of the MachXO3L/LF depends upon maintaining the SN pin in the correct state:

- SN must be deasserted (i.e. held high) when configuring using Master SPI mode
- SN must be deasserted when the MachXO3L/LF is in user mode
- SN must be deasserted when accessing the Configuration Logic in the MachXO3L/LF using I²C
- When SN is asserted, CSSPIN must be deasserted. Deasserting CSSPIN places the shared SPI pins into a high impedance state.
  - The Master SPI port and the Slave SPI port share three common pins, SI/SISPI, SO/SPISO, and MCLK/CCLK. The MachXO3L/LF permits both ports to be available at the same time. They are not permitted to be accessed at the same time. The Slave SPI and the Master SPI port must be time multiplexed when both ports are enabled.

Lattice recommends the SN pin be pulled high externally to augment the weak internal pull-up.

**CSSPIN**: The CSSPIN pin is an active low chip select used by the Master SPI configuration mode to enable an external SPI Flash. When the MachXO3L/LF is programmed to configure in either External or Dual Boot mode the CSSPIN pin is asserted to the attached SPI Flash. The MachXO3L/LF asserts CSSPIN until all configuration data bytes have been loaded, at which time the CSSPIN enters a high impedance state.

When the MachXO3L/LF is in the Feature Row HW Default Mode state the CSSPIN is a general purpose I/O with a weak pulldown. It must have an external pullup resistor when the External and Dual Boot configuration modes are used. CSSPIN must ramp in tandem with the SPI PROM VCC input. It remains a general purpose I/O when the FPGA enters user mode. You must ENABLE the Master SPI port to reserve CSSPIN for use by the internal SPI Master logic.

When configuring from an external SPI Flash, ensure that the SPI Flash $V_{CC}$ and the MachXO3L/LF $V_{CCIO2}$ are at the same level. Ensure that the SPI Flash $V_{CC}$ is at the recommended operating level.

Some SPI PROM manufacturers require the chip select input of the PROM ramp in unison to the PROMs VCC rail. The CSSPIN pin, by default, has a weak pull-down resistor internally. Adding a 4.7 kOhm to 10 kOhm pull-up resistor to the CSSPIN pin on the MachXO3L is recommended.
SI/SISPI: The SI/SISPI is a dual function bi-directional pin. The direction depends upon whether a Master or Slave mode is active. The SI/SISPI is an input data pin when using the Slave SPI mode and is an output data pin when using the Master SPI mode. In Master SPI mode, the MachXO3/LF drives SI/SISPI until all configuration data bytes have been loaded, at which time the SI/SISPI enters a high impedance state.

At least one of the sysCONFIG preferences, SLAVE_SPI_PORT or MASTER_SPI_PORT, must be set to ENABLE in order to preserve this pin as SI/SISPI and allow access to the SPI interface.

SO/SPISO: The SO/SPISO pin is a dual function bi-directional pin. The direction depends upon whether a Master or Slave mode is active. The SO/SPISO is an input data pin when using the Master SPI mode and is an output data pin when using the Slave SPI mode.

At least one of the sysCONFIG preferences, SLAVE_SPI_PORT or MASTER_SPI_PORT, must be set to ENABLE in order to preserve this pin as SO/SPISO and allow access to the SPI interface.

I²C Configuration Port Pins
SCL: The MachXO3L provides an I²C configuration port. The SCL is the I²C Serial Clock pin, and is used to initiate and time transactions on the I²C bus. It is a bi-directional, open-drain signal that is an output when the MachXO3L I²C controller is mastering transactions on the bus, and is an input when an external I²C master is accessing resources inside the MachXO3L/LF. SCL requires an external pull-up resistor in order to operate.

The SCL pin is available when the MachXO3/LF is in the Feature Row HW Default Mode state. You must ENABLE the I2C_PORT and instantiate the EFB for the I²C port to continue to be available in user mode (see the I2C Configuration Mode section for details). The SCL pin becomes a general purpose I/O if you do not ENABLE the I2C_PORT.

SDA: The SDA pin is the I²C serial data input/output pin. It is bi-directional, open-drain, and requires an external pull-up resistor in order to operate. The pin changes direction dynamically during data transactions on the I²C bus. The current state depends on the current bus master and the operation being performed by that master.

The SDA pin is available when the MachXO3/LF is in the Feature Row HW Default Mode state. You must ENABLE the I2C_PORT and instantiate the EFB if you want the I²C port to continue to be available in user mode (see the I2C Configuration Mode section for details). The SDA pin becomes a general purpose I/O if you do not ENABLE the I2C_PORT.

JTAG Configuration Port Pins
The JTAG pins provide a standard IEEE 1149.1 Test Access Port (TAP). The JTAG port is the only configuration port on the MachXO3L that is capable of performing configuration, programming, and multi-device configuration functions. Programming and configuration over the JTAG port uses IEEE 1532 compliant commands. In addition to the IEEE 1532 capabilities, the MachXO3L/LF provides all of the mandatory IEEE 1149.1 Test Access Port commands allowing printed circuit board assembly verification.

The JTAG port is enabled by default when the MachXO3/LF is in the Feature Row HW Default Mode state. Like all of the other configuration port pins the JTAG pins can become general purpose I/O. Unlike the other ports, the default state for the JTAG port is to remain active in user mode (i.e. ENABLE state). The JTAG pins can be recovered to be general purpose I/O by setting the JTAG_PORT preference to the DISABLE state. It is recommended the JTAG port remain dedicated programming pins.

The JTAG port, when set in the DISABLE state, enables the JTAGENB input. JTAGENB permits the JTAG pins to be multiplexed. Asserting JTAGENB high causes the JTAG pins to take on the IEEE 1149.1 personality. De-asserting JTAGENB (i.e. driven low) causes the JTAG port pins to become general purpose I/O. Design the JTAG port circuitry carefully when taking advantage of JTAG port pin multiplexing. Avoid bus contention between logic attached to the JTAG port.
When the device is programmed through IEEE 1149.1 control, the sysCONFIG programming pins, such as DONE, cannot be used to determine programming progress. This is because the state of the boundary scan cell will drive the pin, per the IEEE JTAG standard, rather than normal internal logic.

Table 11. JTAG Port Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin Function (Configuration Mode)</th>
<th>Pin Direction (Configuration Mode)</th>
<th>Default Function (User Mode)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TDI</td>
<td>TDI</td>
<td>Input with weak pull-up</td>
<td>TDI</td>
</tr>
<tr>
<td>TDO</td>
<td>TDO</td>
<td>Output with weak pull-up</td>
<td>TDO</td>
</tr>
<tr>
<td>TCK</td>
<td>TCK</td>
<td>Input</td>
<td>TCK</td>
</tr>
<tr>
<td>TMS</td>
<td>TMS</td>
<td>Input with weak pull-up</td>
<td>TMS</td>
</tr>
<tr>
<td>JTAGENB</td>
<td>I/O</td>
<td>Input/output with weak pull-down</td>
<td>I/O</td>
</tr>
</tbody>
</table>

TDO: The Test Data Output (TDO) pin is used to shift out serial test instructions and data. When TDO is not being driven by the internal circuitry, the pin will be in a high impedance state. The only time TDO is not in a high impedance state is when the JTAG state machine is in the Shift IR or Shift DR state. This pin should be wired to TDO of the JTAG connector, or to TDI of a downstream device in a JTAG chain. An internal pull-up resistor on the TDO pin is provided. The internal resistor is pulled up to VCCIO Bank 0.

TDI: The Test Data Input (TDI) pin is used to shift in serial test instructions and data. This pin should be wired to TDI of the JTAG connector, or to TDO of an upstream device in a JTAG chain. An internal pull-up resistor on the TDI pin is provided. The internal resistor is pulled up to VCCIO of Bank 0.

TMS: The Test Mode Select (TMS) pin is an input pin that controls the progression through the 1149.1 compliant state machine states. The TMS pin is sampled on the rising edge of TCK. The JTAG state machine remains in or transitions to a new TAP state depending on the current state of the TAP, and the present state of the TMS input. An internal pull-up resistor is present on TMS per the JTAG specification. The internal resistor is pulled to the VCCIO of Bank 0.

TCK: The test clock pin (TCK) provides the clock used to time the other JTAG port pins. Data is shifted into the instruction or data registers on the rising edge of TCK and shifted out on the falling edge of TCK. The TAP is a static design permitting TCK to be stopped in either the high or low state. The maximum input frequency for TCK is specified in the DC and Switching Characteristics section of DS1047, MachXO3 Family Data Sheet. The TCK pin does not have a pull-up. An external pull-down resistor of 4.7 kOhms is recommended to avoid inadvertently clocking the TAP controller as power is applied to the MachXO3L/LF.

JTAGENB: The JTAG ENABLE pin, also known as the IEEE 1149.1 conformance pin, is an input pin that can be used to multiplex the JTAG port. The JTAGENB pin is only active in user mode. The JTAGENB pin is a user I/O while the JTAG port is in the ENABLE state. Figure 8 shows the default behavior of the JTAG port of a MachXO3L device.

Figure 8. Default JTAG Port with JTAG_PORT = ENABLE
The JTAG port can become general purpose I/O. By setting the JTAG_PORT preference in the Diamond Spreadsheet View to the DISABLE state, when the JTAG port is in the DISABLE state, the JTAGENB pin becomes a dedicated input. Driving the JTAGENB low disables the JTAG port and the four JTAG pins become general purpose I/Os. Driving the JTAGENB input high enables the JTAG port. Figure 9 shows JTAG port behavior under the control of the JTAGENB.

**Figure 9. JTAG Port Behavior with JTAG_PORT = DISABLE**

It is critical when using the JTAGENB feature that logic attached to the JTAG I/O pins not contend with a JTAG programming system. The external logic must ignore any JTAG transactions performed by an external programming system.

Lattice parallel port or USB download cables provide an output called ispEN. The ispEN signal can be attached to the JTAGENB input to control the availability of the JTAG port. An alternate mechanism to control the JTAGENB input is to use a shunt that can be installed or removed as required.

### Configuration Modes

The MachXO3L provides multiple options for loading the configuration SRAM from a non-volatile memory. The previous section described the physical interface necessary to interact with the MachXO3L configuration logic. This section focuses on describing the functionality of each of the different configuration modes. Descriptions of important settings required in the Diamond Spreadsheet View are also discussed.

#### SDM Mode

The advantages of Self Download Configuration Mode include:

- **Speed**: The MachXO3L is ready to run in a few milliseconds depending on the density of the device.
- **Security**: The configuration data is never seen outside the device during the load to SRAM. You can prevent the internal memory from being read.
- **Reduced cost**: There is no need to purchase a PROM specifically reserved for programming the MachXO3L.
- **Reduced board space**: Elimination of an external PROM allows your board to be smaller.

The MachXO3L/LF retrieves the configuration data from the internal NVCM/Flash when it is using Self Download Mode. SDM is triggered when power is applied, a REFRESH command is received, or by asserting the PROGRAMN pin. Self Download Mode cannot be used when the Configuration Memory overflow occurs. Master SPI Configuration Mode must be used in the event of the Memory overflow.

#### Master SPI Configuration Mode (MSPI)

Master SPI Configuration Mode is the only other self-controlled configuration mode available to the MachXO3L/LF. When the MachXO3L/LF has the Master SPI Configuration mode (MSPI) enabled, it is able to automatically retrieve the configuration data from an externally attached SPI Flash. The MSPI configuration port is not available when the MachXO3L/LF is in the Feature Row HW Default Mode state. Lattice recommends having a secondary configuration port available, one that is active when the MachXO3L/LF is in Feature Row HW Default Mode state, that allows you to recover the MachXO3L/LF in the event of a programming error.
To ensure that the MachXO3L/LF operates correctly using the MSPI configuration mode, make sure that:

- The POR of the SPI Flash device is lower than the POR of the MachXO3L/LF or the SPI Flash must be powered first.
- SPI Flash Fmax is greater than the MachXO3L/LF MCLK Fmax
- Board routing requirements to ensure the MachXO3L/LF setup and hold time parameters are met. Refer to DS1047, *MachXO3 Family Data Sheet* for detailed setup and hold time information.

If the SPI Flash POR is higher than the MachXO3L/LF POR and has a slow ramp, here is what happens:

1. MachXO3L/LF powers up.
2. MachXO3L/LF begins toggling MCLK.
3. The preamble from the SPI Flash does not return because its POR level is not met.
4. MachXO3L/LF times out because it fails to get the preamble in time and the boot up likewise fails.

It is highly recommended that an SPI Flash be chosen which POR level is lower than the MachXO3L/LF POR. If one is not available here are some workaround solutions:

- Processor to hold INITN
- Processor to hold PROGRAMN
- RC delay to INITN

*Figure 10. RC Delay*

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK</td>
<td>Clock output from the MachXO3L Configuration Logic and Master SPI controller. Connect MCLK to the SCLK input of the Slave SPI device.</td>
</tr>
<tr>
<td>SISPI</td>
<td>Serial Data output from the MachXO3L to the slave SPI SI input.</td>
</tr>
<tr>
<td>SPISO</td>
<td>Serial Data input to the MachXO3L configuration logic from the slave SPI SO output.</td>
</tr>
<tr>
<td>CSSPIN</td>
<td>Chip select output from the MachXO3L configuration logic to the slave SPI Flash holding configuration data for the MachXO3L.</td>
</tr>
</tbody>
</table>

Table 2 provides information about the amount of memory needed for MachXO3L/LF configuration data by device density. Select an SPI Flash that accepts 03 hex Read Opcodes. The MachXO3L/LF is only able to use the 03 hex Read Opcode.
The MachXO3L/LF begins retrieving configuration data from the SPI Flash when power is applied, a REFRESH command is received, or the PROGRAMN pin is asserted and released. The MCLK/CCLK I/O takes on the Master Clock (MCLK) function, and begins driving a nominal 2.08 MHz clock to the SPI Flash’s SCLK input. CSSPIN is asserted low, commands are transmitted to the PROM over the SI/SISPI output, and data is read from the PROM on the SO/SPISO input pin. When all of the configuration data is retrieved from the PROM the CSSPIN pin is deasserted, and the MSPI output pins are tri-stated.

The MCLK frequency always starts downloading the configuration data at the nominal 2.08 MHz frequency. The MCCLK_FREQ parameter, accessed using Spreadsheet View, can be used to increase the configuration frequency. The configuration data in the PROM has some padding bits, and then the data altering the MCLK base frequency is read. The MachXO3L reads the remaining configuration data bytes using the new MCLK frequency.

After the MachXO3L/LF enters user mode the Master SPI configuration port pins tri-state. This allows data transfers across the SPI. There are two primary methods available for transferring data across the SPI bus. The first method available to you is to enable the Embedded Function Block (EFB) in the MachXO3L/LF. Using IPexpress™ you instantiate the EFB, and you choose the features you want active. One of the features available in the EFB is an SPI Master Controller. The SPI Master Controller in the EFB attaches directly Master SPI configuration port pins. The controller provides a set of status, control, and data registers for initiating SPI bus transactions.

The second way to perform Master SPI configuration port transactions is to master them from the JTAG port. The MachXO3L/LF includes a JTAG to MSPI passthrough circuit that allows the slave SPI Flash to be erased, programmed, and read. The primary method for programming the attached SPI Flash is to use Diamond Programmer to transfer a configuration data file from your personal computer. This is useful during board development and debug. Note: To support JTAG to MSPI passthru programming mode a 1Kohm pull-up resistor is required on MCLK.

Another way to program an SPI Flash using the JTAG port is to use the Lattice ispVME solution. ispVME is C code written for an embedded microprocessor. The microprocessor reads a data file crafted by the Diamond Deployment Tool, and runs the ispVME code. The firmware uses port I/O to drive the JTAG port of the MachXO3L/LF, which in turn passes the data to the Master SPI port. Refer to the ispVME tool suite for information about updating an attached SPI Flash using a microprocessor.
To set the MachXO3L/LF for operation using the MSPI configuration mode you must:

- Store the entire configuration data in an external SPI Flash
- The data must start at offset 0x000000 within the PROM
- Set the preferences as shown in Table 13

### Table 13. Master SPI Configuration Software Settings

<table>
<thead>
<tr>
<th>Preference</th>
<th>Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>MASTER_SPI_PORT</td>
<td>ENABLE</td>
</tr>
<tr>
<td>CONFIGURATION</td>
<td>EXTERNAL</td>
</tr>
</tbody>
</table>

The BIT file must be programmed into the external SPI Flash. There are several ways to get the data into the SPI Flash:

- Diamond Programmer can transmit the SPI Flash data using a JTAG download cable
- A microprocessor running ispVME
- Automatic Test Equipment can program the SPI Flash using JTAG
- Pre-programmed SPI Flash memories can be pre-assembled onto your printed-circuit board

Once the SPI Flash contains your configuration data, you can test the configuration. Assert the PROGRAMN, transmit a REFRESH command, or cycle power to the board, and the MachXO3L/LF will configure from the external SPI Flash.

### Dual Boot Configuration Mode

Dual Boot Configuration Mode is a combination of Self Download Mode and Master SPI Configuration Mode. The MachXO3L, when set up in Dual Boot Mode, tries by default to configure first from external flash PROM using MSPI mode. If the configuration fails, the MachXO3L attempts to configure itself from the internal NVCM using SDM. The preset load order may be reversed if desired. The MachXO3LF, when set up in Dual Boot Mode, tries by default to configure first from the internal Flash memory using SDM. If the SDM configuration fails, the MachXO3LF attempts to configure itself using MSPI mode. The preset load order may be reversed if desired using the DUALBOOTGOLDEN configuration option in the Diamond software spreadsheet view.

Dual Boot Configuration Mode can be utilized in conjunction with the MachXO3LF Soft Error Detection (SED) feature without restriction. However, Soft Error Correction (SEC) use is limited to the primary image only. Refer to TN1292, MachXO3 Soft Error Detection/Correction Usage Guide for more information on the use of the SED and SEC features.

The first boot attempt is from the primary configuration image. If the primary configuration fails, the second boot attempt is from the golden/failsafe configuration image. The primary image can fail in one of two ways:

- A bitstream CRC error is detected
- A time-out error is encountered when loading

A CRC error is caused by incorrect or corrupt data. Data is read from the primary image in rows. As each row enters the Configuration Engine the data is checked for CRC consistency. Before the data enters the Configuration SRAM the CRC must be correct. Any incorrect CRC causes the device to erase the Configuration SRAM and retrieve configuration data from the golden/failsafe image location.

It is possible for the data to be correct from a CRC calculation perspective, but not be functionally correct. In this instance the internal DONE bit will never become active. The MachXO3L/LF counts the number of master clock pulses it has provided after the Power On Reset signal was released. When the count expires without DONE becoming active the FPGA attempts to get its configuration data from the golden/failsafe image location.
Dual boot configuration mode typically requires two configuration data files. One of the two configuration data files is a fail-safe image that is rarely, if ever, updated. The second configuration data file is a working image that is routinely updated. For MachXO3L, the fail-safe image is stored in internal NVCM memory while the primary working image is stored in the external SPI memory. It is the opposite for MachXO3LF: The fail-safe image is stored in the external SPI memory while the primary working image is stored in internal flash memory. One Diamond project can be used to create both the working and the fail-safe configuration data files. Configure the Diamond project with an implementation named working, and an implementation named failsafe. Read the Diamond Online Help for more information about using Diamond implementations.

Use the following preferences to build a dual-boot design:

<table>
<thead>
<tr>
<th>Preference</th>
<th>Dual-Boot Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONFIGURATION</td>
<td>CFG</td>
</tr>
<tr>
<td>MASTER_SPI_PORT</td>
<td>ENABLE</td>
</tr>
<tr>
<td>DUALBOOTGOLDEN</td>
<td>INTERNAL/EXTERNAL</td>
</tr>
<tr>
<td>COMPRESS_CONFIG</td>
<td>ON</td>
</tr>
</tbody>
</table>

In the Diamond flow, JEDEC file option should be selected when generating configuration data that is stored in the internal NVCM/Flash. The bitstream file option should be selected when generating configuration data that is stored in the external SPI flash. For dual boot applications, the configuration data must be located in the external SPI Flash starting at address 0x010000. This differs from a single image Master SPI Configuration Mode, which requires the configuration data to be stored at offset 0x000000.

To prevent the MachXO3L/LF from using dual boot mode when using the User Master SPI controller, set the MASTER_SPI_PORT preference to EFB_USER. This reserves the Master SPI configuration port pins and prevents dual-boot.

Slave SPI Mode (SSPI)

The MachXO3L/LF provides a Slave SPI configuration port that allows you to access features provided by the Configuration Logic. You can reprogram the SRAM, NVCM/Flash and Feature Row, and access status/control registers within the Configuration Logic block. Reprogramming the NVCM/Flash can be done using offline or transparent operations.

**Table 14. Slave SPI Port Pins**

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CCLK</td>
<td>Configuration clock input that is driven by an SPI master controller.</td>
</tr>
<tr>
<td>SI</td>
<td>Serial Data Input to the MachXO3L/LF Configuration Logic for command and data.</td>
</tr>
<tr>
<td>SO</td>
<td>Serial Data Output from the MachXO3L/LF configuration logic.</td>
</tr>
<tr>
<td>SN</td>
<td>Chip select to enable the MachXO3L/LF configuration logic.</td>
</tr>
</tbody>
</table>

In the Slave SPI mode, the MCLK/CCLK pin becomes CCLK (i.e. Configuration clock). Input data is read into the MachXO3L/LF device on the SI pin at the rising edge of CCLK. Output data is valid on the SO pin at the falling edge of CCLK. The SN acts as the chip select signal. When SN is high, the SSPI interface is deselected and the SO/SPISO pin is tri-stated. Commands can be written into and data read from the MachXO3L/LF when SN is asserted. The MachXO3L/LF SSPI port only accepts Mode 0 bus transactions to the Configuration Logic.
Figure 12. Slave SPI Configuration Mode

The SSPI port is active when the MachXO3L/LF is in Feature Row HW Default Mode state. Diamond's default preference for the SLAVE_SPI_PORT is to ENABLE the port. Use the Spreadsheet View to DISABLE the SLAVE_SPI_PORT preference in your design to keep the SSPI port to be used as general purpose I/O in user mode. Lattice recommends you keep a secondary programming port active in the event the SSPI port is accidentally disabled.

The SSPI port is used to erase, program, and verify the Configuration Flash, User Flash Memory, and the Feature Row. It is not capable of directly accessing the configuration SRAM. To prevent unintentional erasure of the Feature Row, it is recommended the SSPI port be used to perform transparent updates of the Flash memory. The SSPI port can issue a REFRESH command to make a newly programmed image active. The REFRESH command can be safely used when the MachXO2 is using External or Dual Boot configuration mode because the REFRESH operation will not begin until SN is deasserted.

Programming the MachXO3L/LF using the SSPI port is complex. Lattice provides ‘C’ source code called SSPIEmbedded to insulate you from the complexity of programming the MachXO3L/LF. It is recommended that SSPIEmbedded be used when you want to reprogram the MachXO3L/LF NVCM (MachXO3L)/Flash(MachXO3LF) or SRAM.

Accessing the status registers is less complex and does not require the use of the SSPIEmbedded code.

I²C Configuration Mode

The MachXO3L/LF has an I²C Configuration port for use in accessing the configuration logic. An I²C master can communicate to the configuration logic using 10-bit or 7-bit addressing modes. The I²C SCL input can accept a clock frequency up to 400 kHz. You can reprogram the SRAM, NVCM/Flash and Feature Row, and access status/control registers within the configuration logic block. Reprogramming the NVCM/Flash can be done in offline or in transparent operations.

Table 15. I²C Port Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCL</td>
<td>I²C bus clock</td>
</tr>
<tr>
<td>SDA</td>
<td>I²C bus data line</td>
</tr>
</tbody>
</table>
The I2C Configuration port is available when the MachXO3L/LF is in Feature Row erased state. The default state set for the I2C_PORT in the Diamond design software is to place the I2C_PORT in the DISABLE state. You must make sure the I2C_PORT is set to the ENABLE state to leave the I2C interface active in user mode. Lattice recommends making a second configuration port available (for example, JTAG) in order to recover from erroneously disabling the I2C port.

**Figure 13. I2C Configuration Logic**

There are two hardened I2C controllers in a MachXO3L/LF device, a primary and a secondary. The primary controller provides an interface to the MachXO3L/LF Configuration Logic. The primary I2C controller is the only one that permits access to the Configuration Logic OR can be a User Mode I2C controller. The Secondary I2C controller is always a User Mode I2C controller.

When the MachXO3L/LF is in Feature Row HW Default Mode state the I2C port is enabled, and you may interact with the primary I2C controller. Whenever the I2C port is enabled access to the Configuration Logic is possible. It is necessary to instantiate the Embedded Function Block (EFB) to preserve access to the Configuration Logic in User Mode. Moreover, when instantiated, the EFB ‘wb_clk_i’ input must be connected to a valid clock source of at least 7.5x the I2C bus rate (for example, >3.0 MHz when I2C rate = 400 kHz).

An external I2C master accesses the Configuration Logic using address 1000000 (7-bit mode) or 1111000000 (10-bit mode) unless the EFB I2C base address has been modified. Use IPexpress, not Spreadsheet View, to modify the address to which the Primary and Secondary I2C controllers respond. It is necessary to instantiate the EFB in order to change the address. The address is shared by the Primary and Secondary I2C controllers.

Table 16 shows the address decoding used to access the I2C resources in the MachXO3L/LF.

**Table 16. Slave Addresses for I2C Ports**

<table>
<thead>
<tr>
<th>Slave Address</th>
<th>I2C Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>yyyyyxxx00</td>
<td>Primary I2C Controller Configuration Logic address. Always responds to 7-bit or 10-bit addresses.</td>
</tr>
<tr>
<td>yyyyyxxx01</td>
<td>User Mode Primary I2C Controller address.</td>
</tr>
<tr>
<td>yyyyyxxx10</td>
<td>User Mode Secondary I2C Controller address.</td>
</tr>
<tr>
<td>yyyyyxxx11</td>
<td>Primary I2C Configuration Logic Reset. Always responds to 7-bit or 10-bit addresses.</td>
</tr>
</tbody>
</table>

The fourth I2C resource in the MachXO3L/LF is located at offset 3. In some instances an I2C memory transaction to the configuration logic may be interrupted or abandoned. It is possible for a command to be accepted by the configuration logic that causes the configuration logic to respond with data. In the event that the I2C memory transaction is interrupted or abandoned, the configuration logic continues to return the queued data. New incoming I2C commands may be considered padding bytes or may be misinterpreted. Clear this condition by writing any value to off-
set 3. The configuration logic command interpreter will reset, any queued data will be flushed, and subsequent I2C memory transactions to the Configuration Logic will operate correctly.

**WISHBONE Configuration Mode (MachXO3LF Only)**

The MachXO3LF can access the Configuration Flash, User Flash Memory, and the Feature Row from an internal WISHBONE bus. To use the WISHBONE bus the Embedded Function Block must be inserted into your design. You design logic to interface to the EFB and then perform WISHBONE bus transactions to access resources attached to the configuration logic.

*Figure 14. WISHBONE Configuration Mode*

The MachXO3LF must be in user mode in order to access the WISHBONE interface. Accessing and updating the resources made available by the configuration logic must be done in Transparent mode. Attempting accesses to the configuration logic in offline mode causes a deadlock because the MachXO3LF leaves user mode.

You can get more detailed information about the MachXO3LF WISHBONE interface by reading TN1293, *Using Hardened Control Functions in MachXO3 Devices*.

**JTAG Mode**

The JTAG port is the most flexible configuration and programming port available on the MachXO3L/LF. The JTAG provides:

- Offline NVCM/Flash programming
- Transparent Flash memory programming (MachXO3LF)
- Offline SRAM configuration
- Full access to the MachXO3L/LF Configuration Logic
- Device chaining
- IEEE 1149.1 testability
- IEEE 1532 Compliant programming

The JTAG port is available when the MachXO3L/LF is in Feature Row HW Default Mode state. The MachXO3L/LF JTAG port pins are not dedicated to performing the IEEE 1149.1 TAP function. The JTAG port may be recovered for use as general purpose I/O or vice versa. See the *sysCONFIG Pins* section for details.

The MachXO3L/LF JTAG port is a valuable asset due to its flexibility. It provides the best capabilities for system and device debug. Lattice recommends the JTAG port remain accessible in every MachXO3L/LF design. Advantages for keeping the JTAG port active include:
• **Multi-chain Architectures**: The JTAG port is the only configuration and programming port that permits the MachXO3L/LF to be combined in a chain of other programmable logic.

• **Reveal Debug**: The Lattice Reveal debug tool is an embed-able logic analyzer tool. It allows you to analyze the logic inside the MachXO3L/LF in the same fashion as an external logic analyzer permits analysis of board level logic. Reveal access is only available via the MachXO3L/LF JTAG port.

• **SRAM Readback**: The JTAG port is the only sysCONFIG port able to directly access the MachXO3L/LF’s configuration SRAM.

• **Boundary Scan Testability**: Board level connectivity testing performed using IEEE 1149.1 JTAG is a key capability for assuring the quality of assembled printed-circuit-boards. Preserving the MachXO3L/LF JTAG port is vital for boundary scan testability. Lattice provides Boundary Scan Description Language files for the MachXO3L/LF on the Lattice website.

### TransFR Operation

The MachXO3L/LF, like other Lattice FPGAs, provides for the TransFR™ capability. TransFR is described in TN1087 *Minimizing System Interruption During Configuration Using TransFR Technology*. The following is an example of how you can update bitstream in MachXO3L by using the TransFR feature.

*Figure 15. Bitstream Update Using TransFR*

The example assumes that you have the golden image stored in NVCM in order to initiate the system, and will then use SPI PROM as a resource for image updates without disturbing the system. Figure 16 shows the process flow for performing this task.
Caution when using the above process flow:

Since a Global Reset is triggered during device wake-up after Refresh instruction is issued, attention needs to be given in designing I/O with following conditions:

- Register output pins
- Impact on the system board level when value changes (may shut off the board, for instance)
- Register is set/reset by global reset

For the I/O in the example above, the state of the I/O is not changed during the TransFR refresh, but may change once the device gets into user mode right after the TransFR refresh. Following are design tips to avoid this:

- For critical I/Os, try not to use global reset
- For critical I/Os, if you have to use global reset, try to use the set/reset option so that when GSR occurs, the state of the I/O pin will not trigger a system crash.
Password

The MachXO3 supports a password-based security access feature also known as Flash Protect Key. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations (including Write, Verify and Erase operations) are allowed only when coupled with a Flash Protect Key which matches that expected by the device.

The Flash Protect Key feature requires that a device accessing a MachXO3 device through a sysConfig port (JTAG, SSPI, I2C or WISHBONE) provide a valid digital Password, also known as the Flash Protect Key, to unlock the device and allow configuration or programming operations to proceed. Without a valid Flash Protect Key, the user can perform only rudimentary non-configuration operations such as Read Device ID.

The 64-bit Flash Protect Key is stored in the Feature Row. Two additional feature row fuses are specified for enabling the feature: PWD_Enable and PWD_Enable_all.

You can read more about the Password feature in TN1313, Using Password Security with MachXO3 Devices.

Software Selectable Options

The operation of the MachXO3L/LF configuration logic is managed by options selected in the Diamond design software. Other FPGAs provide dedicated I/O pins to select the configuration mode. The MachXO3L/LF uses the non-volatile Feature Row to select how it will configure. The Feature Row’s default state needs to be modified in almost every design. You use the Diamond Spreadsheet View to make the changes to the operation of the MachXO3L/LF Feature Row which alters the operation of the configuration logic.

The configuration logic preferences are accessed using Spreadsheet View. Click on the Global Preferences tab, and look for the sysCONFIG tree. The sysCONFIG section is shown in Figure 17. The sysCONFIG preferences are divided into three categories:

- Configuration mode and port related
- Bitstream generation related
- Security related
Figure 17. sysCONFIG Preferences in Global Preferences Tab, Diamond Spreadsheet View

Configuration Mode and Port Options

The configuration and port options allow you to decide which configuration ports continue to operate after the MachXO3L/LF device is in user mode. You can also control the availability of status pins, as well as the speed at which configuration data is read from an external PROM. The selections made here are saved in the Feature Row and remain in effect until the Feature Row is erased. The only exception is the MCCLK_FREQ parameter, which is stored in the configuration data.

The configuration and port options can be used in any combination.

Table 17. Configuration Mode/Port Options

<table>
<thead>
<tr>
<th>Option Name</th>
<th>Default Setting</th>
<th>All Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>JTAG_PORT</td>
<td>ENABLE</td>
<td>DISABLE, ENABLE</td>
</tr>
<tr>
<td>SLAVE_SPI_PORT</td>
<td>DISABLE</td>
<td>DISABLE, ENABLE</td>
</tr>
<tr>
<td>MASTER_SPI_PORT</td>
<td>DISABLE</td>
<td>DISABLE, ENABLE, EFB_USR</td>
</tr>
<tr>
<td>I2C_PORT</td>
<td>DISABLE</td>
<td>DISABLE, ENABLE</td>
</tr>
<tr>
<td>SDM_PORT</td>
<td>DISABLE</td>
<td>DISABLE, PROGRAMN, PROGRAMN_DONE, PROGRAMN_DONE_INITN</td>
</tr>
<tr>
<td>MCCLK_FREQ</td>
<td>2.08</td>
<td>See description below</td>
</tr>
<tr>
<td>ENABLE_TRANSFR</td>
<td>DISABLE</td>
<td>DISABLE, ENABLE</td>
</tr>
</tbody>
</table>

1. The default for SDM_PORT was PROGRAMN in ispLEVER 8.1 SP1 and Diamond 1.1.
JTAG Port
The JTAG_PORT preference allows you to decide how the JTAG configuration port pins operate when the MachXO3L device is in user mode. There are two states the JTAG_PORT can be set to:

- **ENABLE** – In this mode the JTAG I/O are dedicated and provide an IEEE 1149.1 JTAG interface
- **DISABLE** – In this mode the JTAG I/O pins are controlled dynamically using the JTAGENB pin

The JTAGENB pin is only available when the JTAG_PORT is in the DISABLE state. JTAGENB, when asserted high, makes the four JTAG I/O act as an IEEE 1149.1 JTAG port. JTAGENB driven low causes the four I/O to be available for use as general purpose I/O.

Lattice recommends designing so that the JTAG port can be accessed in the event reprogramming the MachXO3L disables your primary configuration port.

Slave SPI Port
The SLAVE_SPI_PORT allows you to preserve the Slave SPI configuration port after the MachXO3L/LF device enters user mode. There are two states to which the SLAVE_SPI_PORT preference can be set:

- **ENABLE** – This setting preserves the SPI port I/O when the MachXO3L/LF device is in user mode. When the pins are preserved, an external SPI master controller can interact with the configuration logic. The preference also prevents you from over-assigning I/O to the port pins.
- **DISABLE** – This setting disconnects the SPI port pins from the configuration logic. By itself it does not make the port pins general purpose I/O. Both the SLAVE_SPI_PORT and MASTER_SPI_PORT must be in the DISABLE state for the SPI port pins to be general purpose I/O.

The SLAVE_SPI_PORT can be enabled at the same time as the MASTER_SPI_PORT. It is necessary to guarantee that the internal SPI master controller not perform SPI transactions at the same time as an external SPI master. It is your responsibility to prevent two SPI masters from operating simultaneously.

Master SPI Port
The MASTER_SPI_PORT allows you to preserve the SPI configuration port after the MachXO3L/LF device enters user mode. There are three states to which the MASTER_SPI_PORT preference can be set:

- **ENABLE** – This setting preserves the SPI port I/O when the MachXO3L/LF is in user mode. This preference makes External or Dual Boot configuration modes active. Using this preference in combination with CONFIGURATION = EXTERNAL enables external boot mode. This preference in combination with CFG enables Dual Boot mode. After entering user mode, the SPI controller in the EFB has access to the SPI port for performing SPI bus transactions. The preference also prevents you from over-assigning I/O to the port pins.
- **EFB_USER** – This setting preserves the SPI port I/O when the MachXO3L/LF is in user mode. After entering user mode, the SPI controller in the EFB has access to the SPI port for performing SPI bus transactions. The preference also prevents you from over-assigning I/O to the port pins.
- **DISABLE** – This setting disconnects the SPI port pins from the configuration logic. By itself it does not make the port pins general purpose I/O. Both the SLAVE_SPI_PORT and MASTER_SPI_PORT must be in the DISABLE state for the SPI port pins to be general purpose I/O.

The MASTER_SPI_PORT can be enabled at the same time as the SLAVE_SPI_PORT. It is necessary to guarantee that the internal SPI Master controller not perform SPI transactions at the same time as an external SPI Master. It is your responsibility to prevent two SPI masters from operating simultaneously.
I²C Port
The I2C_PORT allows you to preserve the I²C configuration port after the MachXO3L/LF device enters user mode. There are two states to which the I2C_PORT preference can be set:

- **ENABLE** – This setting preserves the I²C port I/O when the MachXO3L/LF is in user mode. When the pins are preserved, and the EFB is instantiated with 'wb_clk_i' input connected to a valid clock source of at least 7.5x the I²C bus rate, an external I²C Master controller can interact with the configuration logic. The preference also prevents you from over-assigning I/O to the port pins.

- **DISABLE** – This setting disconnects the I²C port pins from the configuration logic. The port pins become general purpose I/O.

In order to use the primary and secondary I²C controllers in the EFB, the I2C_PORT must be in the ENABLE state.

SDM Port
The SDM_PORT allows you to select the programming status pins after the MachXO3L device enters user mode. There are four states to which the SDM_PORT preference can be set:

- **DISABLE** – This setting causes the PROGRAMN, DONE, and INITN status pins to become general purpose I/O.
- **PROGRAM** – This setting preserves the PROGRAM pin when the MachXO3L/LF device is in user mode. Asserting this pin active low causes the MachXO3L device to reconfigure. The DONE and INITN pins are general purpose I/O.
- **PROGRAM_DONE** – This setting preserves the PROGRAM and DONE pins when the MachXO3L/LF device enters user mode. INITN is a general purpose I/O.
- **PROGRAM_DONE_INITN** – This setting preservers PROGRAM, DONE, and INITN in user mode.

Lattice recommends setting the SDM_PORT to PROGRAMN when using Master SPI or Dual Boot configuration modes. The PROGRAMN pin is the only way to perform a “warm” reconfiguration of the MachXO3L/LF device, unless another configuration port is available to transmit a REFRESH command.

MCCLK Frequency
The MCLK_FREQ preference allows you to alter the MCLK frequency used to retrieve data from an external SPI Flash when using EXTERNAL or Dual Boot configuration modes. The MachXO3L/LF uses a nominal 2.08MHz (+/- 5.5%) clock frequency to begin retrieving data from the external SPI Flash. The MCLK_FREQ value is stored in the incoming configuration data. It is not stored in the Feature Row. The MachXO3L device reads a series of padding bits, a “start of data” word (0xBDB3) and a control register value. The control register contains the new MCLK_FREQ value. The MachXO3L/LF switches to the new clock frequency shortly after receiving the MCLK_FREQ value. The MCLK_FREQ has a range of possible frequencies available from 2.08 MHz up to 133 MHz (see Table 10). Take care not to exceed the maximum clock rate of your SPI Flash, or of your printed circuit board.

Lattice recommends having a back-up configuration port available in the event you specify a clock frequency that is out of specification.

ENABLE_TRANSFR
The TransFR function used by the MachXO3L/LF requires the configuration data loaded into the configuration SRAM, and any future configuration data file loaded into the internal NVCM/Flash memory have the ENABLE_TRANSFR set to the ENABLE state. See the TransFR Operation section, and TN1087 Minimizing System Interruption During Configuration Using TransFR Technology for more information about using TransFR with the MachXO3L/LF.
Bitstream Generation Options

The Bitstream Generation options allow you to decide how the Diamond development tools create the configuration data for the MachXO3L/LF device. The CONFIGURATION, USERCODE, CUSTOM_IDCODE, and SHARED-EBRINIT settings are saved in the Feature Row and remain in effect until the Feature Row is erased. The other options allow you to control the JEDEC and BIT files that are generated by Diamond.

COMPRESS_CONFIG

The COMPRESS_CONFIG preference alters the way JEDEC and BIT files are generated. The COMPRESS_CONFIG default setting is to be ON.

JEDEC files, when they are built, are always compressed. The configuration time will be slightly reduced when reading configuration data from the external PROM and the Diamond tool will create a JEDEC file you can program into the internal memory.

CONFIGURATION

The CONFIGURATION preference allows you to control the Configuration memory sectors. The CONFIGURATION preference has two possible settings:

- **CFG** – The CFG preference is the default mode for building configuration data. The configuration bitstream is stored in the NVCM/Flash. The configuration data includes EBR initialization data.

- **CFG_EBRUFM (MachXO3LF)** – This preference creates configuration data that is stored in the Configuration Flash. EBR initialization data is stored in the lowest page addresses of the UFM sector. The UFM sector is available in user mode. You must restore the EBR initialization data when making changes to the UFM to guarantee correct operation.

- **CFGUFM (MachXO3LF)** – This preference creates configuration data that is stored in the Configuration Flash. This mode differs from CFG by allowing the configuration data to overflow into the UFM. The configuration data increases in size as EBR initialization data is added to the design.

- **EXTERNAL** – This preference generates configuration data that is stored in an external memory.

The CONFIGURATION preference defaults to the CFG state in the current release of the Diamond software. The Diamond design software only generates JEDEC files when your entire design fits within the NVCM/Flash memory.

Use the EXTERNAL preference to build configuration data for use with Master SPI Configuration Mode. When the configuration data exceeds the space available in the internal memory, it is necessary to switch to EXTERNAL mode. EXTERNAL mode does not use any internal resources.

USERCODE

The MachXO3L/LF Configuration NVCM (MachXO3L)/Flash(MachXO3LF) sector contains a 32-bit register for storing a user-defined value. The default value stored in the register is 0x00000000. Using the USERCODE preference you can assign any value to the register you desire. Suggested uses include the configuration data version number, a manufacturing ID code, date of assembly, or the JEDEC file checksum.

The format of the USERCODE field is controlled using the USERCODE_FORMAT preference. Data entry can be performed in either Binary, Hex, or ASCII formats.

USERCODE_FORMAT

The USERCODE_FORMAT preference selects the format for the data field used to assign a value in the USERCODE preference. The USERCODE_FORMAT has three options:

- **Binary** – USERCODE is set using 32 ‘1’ or ‘0’ characters.

- **Hex** – USERCODE is set using eight hexadecimal digits (i.e., 0-9A-F)

- **ASCII** – USERCODE is set using up to four ASCII characters
CUSTOM_IDCODE
The CUSTOM_IDCODE preference is used to assign a 32-bit register that resides in the Feature Row. The CUSTOM_IDCODE field is only active when the MY_ASSP preference is in the ON state. The value assigned can be entered in binary or hexadecimal, according to the CUSTOM_IDCODE_FORMAT preference. See the MY_ASSP section for more information about how to assign a value to the CUSTOM_IDCODE preference.

CUSTOM_IDCODE_FORMAT
The CUSTOM_IDCODE_FORMAT preference selects the format for the data field used to assign a value in the CUSTOM_IDCODE preference. The CUSTOM_IDCODE_FORMAT has two options:

- **Binary** – CUSTOM_IDCODE is set using 32 ‘1’ or ‘0’ characters.
- **Hex** – CUSTOM_IDCODE is set using eight hexadecimal digits (i.e., 0-9A-F)

SHAREDEBRINIT
When set to ENABLE, this preference allows one copy of a unique memory initialization file to be stored in the internal memory. This copy of the initialization values can be shared among multiple EBRs. Doing so reduces the bit-stream size of the design and saves internal memory space for other applications.

MUX_CONFIGURATION_PORTS
The MUX_CONFIGURATION_PORTS is used in the event that all configuration ports are disabled. Disabling all of the available configuration ports turns the MachXO3L/LF into a “write one time” device. MUX_CONFIGURATION_PORTS confirms the removal of all configuration ports. The control is only active when all of the other configuration ports are set to the DISABLE state. MUX_CONFIGURATION_PORTS set to the ENABLE state enables the JTAGENB input pin, permitting the JTAG port pins to be multiplexed. Setting MUX_CONFIGURATION_PORTS to the DISABLE state causes the Diamond build tools to honor the removal of all other configuration ports, allowing the MachXO3L/LF to become a “write one time” device.

DUALBOOTGOLDEN
The DUALBOOTGOLDEN preference is used to specify the location of the fail-safe boot image in Dual Boot applications. When set to INTERNAL, the MachXO3 device attempts to configure first from external flash PROM using MSPI mode. If the configuration fails, the MachXO3 then attempts to configure itself from the 'Golden' fail-safe image in internal NVCM/Flash using SDM. When set to EXTERNAL, the MachXO3 device attempts to configure first from the internal NVCM/Flash memory using SDM. If the SDM configuration fails, the MachXO3 then attempts to configure itself from the 'Golden' fail-safe image using MSPI mode.

Security Options
The Security Options allow you to select from a range of options for tracking or securing the MachXO3L/LF device. Table 18 provides a summary of these options.

<table>
<thead>
<tr>
<th>Option Name</th>
<th>Default Setting</th>
<th>All Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRACEID</td>
<td>&lt;all zero&gt;</td>
<td>8-bit arbitrary</td>
</tr>
<tr>
<td>MY_ASSP</td>
<td>OFF</td>
<td>OFF, ON</td>
</tr>
<tr>
<td>CONFIG_SECURE</td>
<td>OFF</td>
<td>OFF, ON</td>
</tr>
<tr>
<td>ONE_TIME_PROGRAM</td>
<td>OFF</td>
<td>OFF, NVMEM, NVMEM_SRAM</td>
</tr>
</tbody>
</table>

TRACEID
The MachXO3L/LF introduces a new feature called TraceID. TraceID stamps each MachXO3L/LF with a unique 64-bit ID. No two MachXO3L/LF devices will have the same TraceID value even when they are loaded with the same configuration data. This differs from a USERCODE which is present in the configuration data. Every device that receives the configuration data using a USERCODE receives the same USERCODE value.
The TraceID is 64 bits long with the least significant 56 bits being immutable data. The 56 bits are a combination of the wafer lot, the wafer number and the X/Y coordinates locating the die on the wafer. The most significant eight bits are provided by you and are stored in the Feature Row. The TraceID is changed using the Diamond Spreadsheet View. You enter a unique 8-bit binary value in the TraceID field and generate configuration data.

You can read more about the TraceID feature in TN1207, Using TraceID.

**MY_ASSP**
Every Lattice device has its own identification code identifying the device family, device density, and other parameters (for example voltage, device stepping, etc.). The code is accessible from any MachXO3L/LF configuration port. The value stored in the IDCODE register allows you to uniquely identify a Lattice device.

The MY_ASSP preference permits you to change the value returned when the IDCODE is read from the FPGA. Set the MY_ASSP preference to the ON state. Turning the MY_ASSP ON enables the CUSTOM_IDCODE preference.

**CUSTOM_IDCODE**
The CUSTOM_IDCODE is the value you assign to override the default IDCODE in the MachXO3L/LF device. You are only allowed to enter a 32-bit hexadecimal or binary value when the MY_ASSP preference is ON.

Overriding the IDCODE prevents the Lattice programming software from being able to identify the MachXO3L/LF device, and as a result, prevents Programmer from being able to directly program the MachXO3L device. It is necessary to migrate to generating Serial Vector Format (SVF) files in order to program MY_ASSP enabled MachXO3L/LF devices.

**CONFIG_SECURE**
When this preference set to ON, the read-back of the SRAM memory and the NVCM/Flash memory are blocked. The MachXO3L/LF device cannot be read back, nor can it be programmed without erasing. The device must be erased in order to reset the security setting. The CONFIG_SECURE fuse and the NVCM/Flash are erased in tandem. Once the security fuses are reset, the device can be programmed again.

**ONE_TIME_PROGRAM**
The MachXO3L/LF has One Time Programmable (OTP) fuses that can be used to prevent the on-chip memory from being erased or programmed. The MachXO3L/LF device has OTP security fuses for the SRAM and NVCM/Flash memory sectors. This preference provides options to set the OTP security for each memory sector.

- **NVMEM** – The NVCM/Flash cannot be erased or programmed
- **NVMEM_SRAM** – The NVCM/Flash and SRAM cannot be erased or programmed

Once the ONE_TIME_PROGRAM preference is set for the NVMEM memory, the on-chip NVCM/Flash memory cannot be erased or programmed. The configuration data is prevented from further modification, but the SDM mode can still be used to configure the device.

When the ONE_TIME_PROGRAM preference is set for the NVMEM_SRAM memory, the device acts like an ASIC. You are no longer able to reprogram the internal NVCM/Flash, and the SRAM cannot be changed from the JTAG port. Configuration of SRAM from on-chip NVCM/Flash or external SPI Flash is still enabled.

**BACKGROUND_RECONFIG**
The BACKGROUND_RECONFIG preference specifies the behavior of the PROGRAMN pin (when enabled) and the sysConfig REFRESH command.

When set to OFF (default), toggling PROGRAMN or transmitting the REFRESH command initiates a standard 'warm-boot' SRAM reconfiguration sequence from the specified configuration image (internal or external) or images (dual boot). The 'warm-boot' sequence executes initialization, configuration and wake-up steps before re-entering user mode (see Power-up Sequence, above).
When set to ON, toggling PROGRAMN or transmitting the REFRESH command will initiate a 'background' SRAM reconfiguration sequence from the specified configuration image (internal or external) or images (dual boot). The 'background' sequence executes the configuration step alone. The initialization and wake-up steps are bypassed while the device remains in user mode throughout the sequence. This is typically used in conjunction with soft-error-detection (SED) to support soft-error-correction (SEC). The device operates without disruption. Only erroneous SRAM cells are corrected.

**Device Wake-up Sequence**

When configuration is complete (the SRAM has been loaded), the device will wake up in a predictable fashion. If the MachXO3L/LF device is the only device in the chain, or the last device in a chain, the wake-up process should be initiated by the completion of configuration. Once configuration is complete, the internal DONE bit will be set and then the wake-up process will begin. Figure 18 shows the wake-up sequence using the internal clock.

*Figure 18. Wake-up Sequence Using Internal Clock*

Wake-up Signals

Three internal signals, GSR, GWDIS, and GOE, determine the wake-up sequence.

- GSR is used to set and reset the core of the device. GSR is asserted (low) during configuration and de-asserted (high) in the wake-up sequence.
- When the GWDIS signal is low it safeguards the integrity of the RAM Blocks and LUTs in the device. This signal is low before the device wakes up. This control signal does not control the primary input pin to the device but controls specific control ports of EBR and LUTs.
- When low, GOE prevents the device's I/O buffers from driving the pins. The GOE only controls output pins. Once the internal DONE is asserted the MachXO3L/LF will respond to input data.
- When high, the DONE pin indicates that configuration is complete and that no errors were detected.

Wake-up Clock Selection

The clock source used to complete the four state transitions in the wake-up sequence is user-selectable. Once the MachXO3L/LF is configured, it enters the wake-up state, which is the transition between the configuration mode and user mode. This sequence is synchronized to a clock source, which defaults to MCLK/CCLK when sysCONFIG is used, or TCK when JTAG is used.

You can change the clock used by instantiating the START macro in your Verilog or VHDL. The clock must be supplied on an external input pin, because the MachXO3L/LF does not begin internal operations until the Wake-up
sequence is complete. There is no external indication the device is ready to perform the last four state transitions. You must either provide a free running clock frequency, or you must wait until the device is guaranteed to be ready to wake up. Using the START macro provides another mechanism for holding off configuring one or more programmable devices and then starting them synchronously.

Verilog

module START (STARTCLK);
    input  STARTCLK;
endmodule

START u1 (.STARTCLK(<clock_name>)) /* synthesis syn_noprune=1 */;

VHDL

COMPONENT START
    PORT(
        STARTCLK : IN STD_ULOGIC
    );
    END COMPONENT;
    attribute syn_noprune: boolean ;
    attribute syn_noprune of START: component is true;

begin
    u1: START port map (STARTCLK =><clock name>);

Advanced Configuration Information

NVCM/Flash Programming

The MachXO3's internal NVCM/Flash is the heart of the FPGA's configuration system. It is flexible, allowing you to store the FPGA's configuration data, as well as storing design specific data in the internal memory. It is also a resource that uses a precise erase and programming sequence. Lattice provides several methods for programming the MachXO3 NVCM/Flash:

- JTAG or Slave SPI programming
- VMEmbedded: ‘C’ source for use with an embedded microprocessor controlling the JTAG port
- SSPIEmbedded: ‘C’ source for use with an embedded microprocessor controlling the SSPI port
- Custom: The information in this section, and information from TN1294, Using Hardened Control Functions in MachXO3 Devices Reference Guide, permits creation of a custom solution.

The NVCM (MachXO3L)/Flash(MachXO3LF) space can be accessed by the JTAG, I²C, and SPI ports. These configuration ports may use offline or transparent modes to erase, program, and verify the MachXO3 NVCM (MachXO3L)/Flash(MachXO3LF) resources. The WISHBONE interface is only permitted to use transparent programming operations (MachXO3LF). The sequence and timing of the commands presented to the Configuration Logic are identical across all of the configuration ports. There are slight differences due to communication protocol standards when transmitting commands and data. The command and timing flow common to all configuration ports is described first. Protocol variances are described afterward.

Each MachXO3 contains a certain quantity of internal memory. The amount of memory depends on the device density of the MachXO3. Figure 19 shows the number of internal memory pages available for each MachXO3 device density. Each page represents 128 bits of data.
Table 19. Number of Pages of NVCM/Flash Memory for the MachXO3 Family

<table>
<thead>
<tr>
<th>MachXO3 Device Density</th>
<th>NVCM0/Configuration Flash (Pages)</th>
<th>NVCM1/UFM (Pages)</th>
<th>Total NVCM/(CFG + UFM) Bridged (Usable Pages)</th>
</tr>
</thead>
<tbody>
<tr>
<td>9400</td>
<td>12,539</td>
<td>3,582</td>
<td>16,121</td>
</tr>
<tr>
<td>6900</td>
<td>9,211</td>
<td>2,046</td>
<td>11,257</td>
</tr>
<tr>
<td>4300</td>
<td>5,758</td>
<td>767</td>
<td>6,525</td>
</tr>
<tr>
<td>2100</td>
<td>3,198</td>
<td>639</td>
<td>3,837</td>
</tr>
<tr>
<td>1300</td>
<td>2,175</td>
<td>511</td>
<td>2,686</td>
</tr>
<tr>
<td>640</td>
<td>1,151</td>
<td>191</td>
<td>1,342</td>
</tr>
</tbody>
</table>

1. Usable (NVCM0 + NVCM1)/(CFG+UFM) (CONFIGURATION = CFGUFM) page count may be less than the actual bitstream size due to device limitations.

MachXO3 JEDEC File Format

All Lattice non-volatile devices support JEDEC files. Utilities are available in the Deployment Tool software for converting the JEDEC file into other programming file formats, such as STAPL, SVF, or bitstream (hex or binary). The relevant detail about the JEDEC file is provided in Table 20 for completeness.

Table 20. MachXO3 JEDEC File Format

<table>
<thead>
<tr>
<th>JEDEC Field</th>
<th>Syntax</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Don’t Care</td>
<td>My design</td>
<td>Characters appearing before the ^B character are don’t care. All character sets or internal language can be used here except ^B.</td>
</tr>
<tr>
<td>Start-of-text</td>
<td>^B</td>
<td>^B (Control-B 0x02) marks the beginning of the JEDEC file. Only ASCII characters are legal after ^B. The character ^ is the delimiter to mark the ending of a JEDEC field. The CR and LF are treated as regular white spaces and have no delimiter function in a JEDEC file.</td>
</tr>
<tr>
<td>Header</td>
<td>My design</td>
<td>The first field is the header, which does not have an identifier to indicate its start. Only ASCII characters are legal after ^B. The header is terminated by an asterisk character *.</td>
</tr>
<tr>
<td>Field Terminator</td>
<td>*</td>
<td>Each field in the JEDEC file will be terminated with an asterisk.</td>
</tr>
<tr>
<td>Note (Comment)</td>
<td>NOTE my design</td>
<td>The key word N marks the beginning of the comment. It can appear anywhere in the JEDEC file. Lattice’s JEDEC files add “OTE” to the N key word to make it a more meaningful word NOTE.</td>
</tr>
<tr>
<td>Fuse Count</td>
<td>QF3627736</td>
<td>The key word QF identifies the total real fuse count of the device.</td>
</tr>
<tr>
<td>Default Fuse State</td>
<td>F0 or F1</td>
<td>The key word F identifies the fuse state of those fuses not included in the link field. F0 = fill them with zeros (0), F1 = fill them with ones (1). It is defined for the purpose of reducing JEDEC file size. It has no meaning in Lattice’s JEDEC file. Lattice recommends using compression to reduce file size instead.</td>
</tr>
<tr>
<td>Security Setting</td>
<td>G0 or G1</td>
<td>JEDEC standard defines G&lt;0,1&gt; to program security &lt;0=no, 1=yes&gt;</td>
</tr>
<tr>
<td>OTP and Security Setting</td>
<td>G0, G1, G2, or G3</td>
<td>Lattice enhances the G field to cover OTP fuse programming as well. G&lt;0=both no, 1=only security yes, 2=only OTP yes, 3=both yes&gt;.</td>
</tr>
</tbody>
</table>
An example of a MachXO3 JEDEC file is shown in Figure 19.
Figure 19. JEDEC File Example

NOTE Diamond_1.2_Production (92) JEDEC Compatible Fuse File.*
NOTE Copyright (C), 1992-2010, Lattice Semiconductor Corporation.*
NOTE All Rights Reserved.*
NOTE DATE CREATED:Fri Dec 02 14:50:08 2011*
NOTE DESIGN NAME:control_SoC_demo_impl1.ncd*
NOTE DEVICE NAME:LCMXO3L-1300E-6CSFBGA256*
NOTE TRACEID 0x84*
NOTE LVDS_72P M9*
NOTE LVDS_72N N10*
NOTE LVDS_68P P8*
NOTE LVDS_68N M8*
NOTE PIN ASSIGNMENTS*
NOTE PINS cap_btn1 : M10 : inout*
NOTE PINS LCD_COM0 : B14 : out*
NOTE PINS xout : N7 : out*
...*  
NOTE PINS xin : M5 : in*
NOTE PINS icc_analog_cmp_p : P8 : in*
NOTE EBR_INIT DATA*  
L137984
1111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111
MachXO3 NVCM/Flash Programming Flow

The MachXO3 NVCM/Flash memory erasure, and programming requires a specific set of steps and timing. The flow chart in this section describes the command sequences and the timing required for successful NVCM/Flash programming. The commands and timing are common between all of the configuration ports. There are some minor variations in the protocol, but not the timing, based on the configuration port used. Exceptions are described in the configuration port specific sections.
Figure 20. MachXO3 NVCM/Flash Memory Programming Flow

Note:
To 'Check Device ID' over the I2C configuration port, the MachXO3 must be in Feature Row HW Default Mode state (that is, blank/erased), or in User Mode state with the EFB instantiated and with the EFB 'wb_clk_i' input connected to a valid clock source of at least 7.5x the I2C bus rate.
If the EFB is not instantiated (not recommended), the I2C configuration port 'Check Device ID' readback data will be 0xFFFF. To temporarily work around this limitation, the 'Check Device ID' step can be omitted, or moved to after the 'Transmit Enable Configuration Interface (Transparent or Offline Mode) Command'.

Note: Do not use fixed delays for the NVCM/Flash erase sequence.
1

Program NVCM/Flash?

Yes

No

Transmit Reset NVCM/DFG Address (0x46) or Set Address Command (0x84)

Transmit PROGRAM Command and 128 Bits of Data

Check Busy?

Yes

No

Delay 200 µs

Transmit Read Busy Flag or Read Status Register Command

Busy?

Yes

No

Compare Row Count

No

Last Row?

Yes

No

Transmit Reset NVCM1/UFM Address (0x46) or Set Address Command (0x84)

Program NVCM1/UFM?

Yes

No

2
2

No
Program Usercode?

Yes
Transmit Program USERCODE with Data (0xC2)

Check Busy?

No
Delay 200 µs

Yes
Busy?

No
Transmit Read Status Register Command (0x3C)

Yes
Fail?

No
Verify Usercode?

Yes
Transmit Read USERCODE Command (0xC0)

Usercode OK?

No
Clean Up

Yes
Verify NVCM0/CFG?

No

Yes
Transmit Reset NVCM0/CFG Address (0x46) or Set NVCM/Flash Address Command (0xB4)

(Continued on Next Page)
3

Transmit Read Command with Number of Pages (0x73)

Read Page Data

Data OK?
Yes
No

Clean Up

All Pages Read?
Yes
No

Verify NVCM1/UFM?
Yes
No

Transmit Reset NVCM1/UFM Address (0x46) or Set Address Command (0xB4)

Program Done

Yes
No

Write Feature Row?
Yes
No

Transmit Write Feature Row Command (0xE4)

Check Busy?
Yes
No

Delay 200 µs

Transmit Read Busy Flag (0x0F) or Read Status Register Command (0x3C)

Busy?
Yes
No

Transmit Read Feature Row Command (0xE7)

Feature Row OK?
Yes
No

Clean Up

Transmit Write FEABITS Command (0xF8)

4
4

Check Busy?

Yes

Transmit Read Busy Flag (0x0F0) or Read Status Register Command (0x3C)

Yes

Busy?

No

Transmit Read FEABITS Command (0x0FB)

FEABITS OK?

No

Clean Up

Yes

Program Done

Transmit Program DONE Command (0x05E)

Check Busy?

No

Delay 200 µs

Yes

Transmit Read Busy Flag (0x0F0) or Read Status Register Command (0x3C)

Yes

Busy?

No

Transmit Read Status Register Command (0x3C)

DONE Set?

No

Clean Up

Yes

5
5

Write Security Bit?
Yes

Transmit Program Security (0xCE) or Security Plus Command (0xCF)

Check Busy?
No

Delay 200 µs

Transmit Read Busy Flag (0xF0) or Read Status Register Command (0x3C)

Busy?
Yes

Program OTP Fuses?

Transmit Program OTP Command (0xF9)

Transmit Read Busy Flag (0xF0) or Read Status Register Command (0x3C)

Busy?
Yes

Verify OTP Fuses?
No

Transmit Read OTP Command (0xFA)

OTP Fuses OK?
No

Clean Up

Yes

6
Notes:
To 'Read Status Register' over the I2C configuration port, the MachXO3 must have the EFB instantiated and with the EFB 'wb_clk_i' input connected to a valid clock source of at least 7.5x the I2C bus rate. If the EFB is not instantiated (not recommended), the I2C configuration port 'Read Status Register' readback data will be 0xFFFF. To temporarily work around this limitation, the 'Transmit Read Status Register' step can be omitted.

Refresh was successful if Status Register BUSY bit = 0, DONE bit = 1, and Configuration Check Status bits = 000. See TN1294, Using Hardened Control Functions in MachXO3 Devices Reference Guide for complete Read Status Register command details.
Transmit Refresh Command (0x79)

Note: Do Not use fixed delays for the NVCM/Flash erase sequence.

Transmit Read Busy Flag (0xF0) or Read Status Register Command (0x3C)

Yes

No

Transmit Erase NVCM/Flash NVCM0/NVCM1/FR or CFG/UFM/FR Command (0x0E)

Clean Up

Done

Note: The MachXO3 Configuration NVCM0/NVCM1/Feature Row CFG/UFM/Feature Row memories are erased.
MachXO3 Slave SPI/I2C SRAM Configuration Flow

MachXO3 Slave SPI/I2C SRAM configuration requires a specific set of steps and timing. The flow chart in this section describes the command sequences and the timing required for successful SPI/I2C SRAM configuration.

Figure 21. MachXO3 Slave SPI/I2C SRAM Configuration Flow

Note: ST -> I2C Start
SP -> I2C Stop
RE -> I2C Restart
SL -> SPI SN Low
SH -> SPI SN High

[1] Configuration Interface needs to be re-enabled for reading Status Register or Device ID after Disable command(0x26) is issued for I2C SRAM Configuration.

[2] Enable instruction (offline mode) is of 4 bytes for SPI i.e. C6000000

---

---

---

---

---
1

Transmit REFRESH Command (790000 HEX) to reset the device

2

Transmit ENABLE Configuration Interface (Offline Mode) Command (C60000 HEX) to enable SRAM Programming Mode [2]

Wait 200 μs
Read SRAM status register (optional)

**Yes**

ST/SL

Transmit READ_STATUS Command (3C000000 HEX) to read status register

**[RE]** Read Status register value (Expect value: 0x00000000 with the MASK: 0x00003100 (bit 8-DONE = 0, bit 12-BUSY = 0, bit 13-FailFlag = 0))

SP/SH

Read Status register value matches expected value?

**Yes**

ST/SL

Transmit LSC_BITSTREAM_BURST Command (7A000000 HEX) to configure SRAM

**[RE]** Transmit Bitstream(.bit) generated by Diamond (Compressed bitstream is recommended to reduce configuration time)

**3**
Transmit READ_STATUS Command (3C000000 HEX) to read SRAM status register

(RE) Read Status Register value (Expected value: 0x00000100 with the MASK: 0x00003100 (bit 8-DONE = 1, bit 12-BUSY = 0, bit 13-FailFlag = 0)
Transmit READY USERCODE Command (C0000000 HEX)

[RE] Read USERCODE value

Transmit DISABLE Command (260000 HEX)

Transmit NO-OP Command (FFFFFFFF HEX) to exit programming mode

Stop (Success)
Figure 22. Status Register Value After Erase

Expected value from SO: 0x00000000 with the MASK: 0x00003100
(bit 8-DONE = 0, bit 12-BUSY = 0, bit 13-FailFlag = 0)
Mask = 0 means don’t care
Mask = 1 means care

Figure 23. Status Register Value After Program

Expected value from SO: 0x00000100 with the MASK: 0x00003100
(bit 8-DONE = 1, bit 12-BUSY = 0, bit 13-FailFlag = 0)
Mask = 0 means don’t care
Mask = 1 means care
Figure 24. Slave SPI/I2C SRAM Read Status Register Flow

1. **Start**
2. **ST**
   - Transmit `ENABLE_X Configuration Interface (Transparent Mode)` Command (74000000 HEX) to enable SRAM Programming Mode
   - *Skip this step for SPI (1)*
3. **SP**
4. **ST/SL**
   - Transmit `READ_STATUS Command` (3C000000 HEX) to read SRAM Status Register

5. **2**
2

[RE] Read Status Register Value

SP/SH

ST/SL

Transmit DISABLE Command (260000 Hex)

SP/SH

ST/SL

Transmit NO-OP Command (FFFFFFHHHEX)

SP/SH

Stop
## MachXO3 Programming Commands

### Table 21. MachXO3 sysCONFIG Programming Commands

<table>
<thead>
<tr>
<th>Command Name [SVF Synonym]</th>
<th>Command</th>
<th>Operands</th>
<th>Write Data</th>
<th>Read Data</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Device ID [IDCODE_PUB]</td>
<td>0xE0</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY YY YY YY</td>
<td>YY characters represent the device-specific ID code.</td>
</tr>
<tr>
<td>Enable Configuration Interface (Transparent Mode) [ISC_ENABLE_X]</td>
<td>0x74</td>
<td>08 00 00¹</td>
<td>N/A</td>
<td>N/A</td>
<td>Enable the Configuration Logic for device programming in transparent mode.¹</td>
</tr>
<tr>
<td>Enable Configuration Interface (Offline Mode) [ISC_ENABLE]</td>
<td>0xC6</td>
<td>08 00 00¹</td>
<td>N/A</td>
<td>N/A</td>
<td>Enable the Configuration Logic for device programming in Offline mode.¹</td>
</tr>
<tr>
<td>Read Busy Flag [LSC_CHECK_BUSY]</td>
<td>0xF0</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY</td>
<td>Bit 7 Busy Ready</td>
</tr>
<tr>
<td>Read Status Register [LSC_READ_STATUS]</td>
<td>0x3C</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY YY YY YY</td>
<td>Bit 12 Busy Ready, Bit 13 Fail OK</td>
</tr>
<tr>
<td>Erase [ISC_ERASE]</td>
<td>0x0E</td>
<td>0Y 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Y = Memory space to erase</td>
</tr>
<tr>
<td>Erase NVCM1/UFM [LSC_ERASE_TAG]</td>
<td>0xCB</td>
<td>00 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Erase the NVCM1/UFM sector only.</td>
</tr>
<tr>
<td>Reset Configuration NVCM/CFG Address [LSC_INIT_ADDRESS]</td>
<td>0x46</td>
<td>00 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Set Page Address pointer to the beginning of the NVCM0/Configuration Flash sector.</td>
</tr>
<tr>
<td>Set Address [LSC_WRITE_ADDRESS]</td>
<td>0xB4</td>
<td>00 00 00</td>
<td>M0 00 PP PP</td>
<td>N/A</td>
<td>Set the Page Address pointer to the NVCM/Flash page specified by the least significant 14 bits of the PP PP field. The 'M' field defines the NVCM/Flash space to access.</td>
</tr>
<tr>
<td>Program Page [LSC_PROG_INCR_NV]</td>
<td>0x70</td>
<td>000001</td>
<td>YY * 16</td>
<td>N/A</td>
<td>Program one NVCM/Flash page. Can be used to program the NVCM0/CFG or NVCM1/UFM.</td>
</tr>
<tr>
<td>Reset NVCM1/UFM Address [LSC_INIT_ADDR_NVCM1/UFM]</td>
<td>0x47</td>
<td>000000</td>
<td>N/A</td>
<td>N/A</td>
<td>Set the Page Address Pointer to the beginning of the NVCM1/UFM sector.</td>
</tr>
<tr>
<td>Program NVCM1/UFM Page [LSC_PROG_TAG]</td>
<td>0xC9</td>
<td>000001</td>
<td>YY * 16</td>
<td>N/A</td>
<td>Program one NVCM1/UFM page.</td>
</tr>
<tr>
<td>Program USERCODE [ISC_PROGRAM_USERCODE]</td>
<td>0xC2</td>
<td>000000</td>
<td>YY * 4</td>
<td>N/A</td>
<td>Program the USERCODE.</td>
</tr>
<tr>
<td>Read USERCODE [USERCODE]</td>
<td>0xC0</td>
<td>000000</td>
<td>N/A</td>
<td>YY * 4</td>
<td>Retrieves the 32-bit USERCODE value.</td>
</tr>
<tr>
<td>Write Feature Row [LSC_PROG_FEATURE]</td>
<td>0xE4</td>
<td>000000</td>
<td>YY * 8</td>
<td>N/A</td>
<td>Program the Feature Row bits.</td>
</tr>
<tr>
<td>Read Feature Row [LSC_READ_FEATURE]</td>
<td>0xE7</td>
<td>000000</td>
<td>N/A</td>
<td>YY * 8</td>
<td>Retrieves the Feature Row bits.</td>
</tr>
<tr>
<td>Write FEABITS [LSC_PROG_FEABITS]</td>
<td>0xF8</td>
<td>000000</td>
<td>YY * 2</td>
<td>N/A</td>
<td>Program the FEABITS.</td>
</tr>
<tr>
<td>Read FEABITS [LSC_READ_FEABITS]</td>
<td>0xFB</td>
<td>000000</td>
<td>N/A</td>
<td>YY * 2</td>
<td>Retrieves the FEABITS.</td>
</tr>
<tr>
<td>Read NVCM/Flash [LSC_READ_INCR_NV]</td>
<td>0x73</td>
<td>M0PPPP</td>
<td>N/A</td>
<td></td>
<td>See the Reading NVCM/Flash Pages section.</td>
</tr>
</tbody>
</table>

¹ The 'Y' field must be set based on the configuration port being used to read the NVCM/Flash.

For I²C, use 0x0

For JTAG/SSPI, use 0x1

---

**Notes:**

- ¹: Indicates a parameter that must be set for the specified mode of operation.
- YY: Represents the device-specific ID code.
- M: Defines the NVCM/Flash space to access.
- PP: Represents the page address.
- Y: Indicates the memory space to erase.
### Table 21. MachXO3 sysCONFIG Programming Commands (Continued)

<table>
<thead>
<tr>
<th>Command Name</th>
<th>Command</th>
<th>Operands</th>
<th>Write Data</th>
<th>Read Data</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read NVCM1/UFM</td>
<td>0xCA</td>
<td>M0PPPP</td>
<td>N/A</td>
<td>See the Reading NVCM/Flash Pages section.</td>
<td></td>
</tr>
<tr>
<td>Program DONE</td>
<td>0x5E</td>
<td>000000</td>
<td>N/A</td>
<td>Program the DONE status bit enabling SDM.</td>
<td></td>
</tr>
<tr>
<td>Program OTP Fuses</td>
<td>0xF9</td>
<td>00 00 00</td>
<td>UCFSUCFS</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Read OTP Fuses</td>
<td>0xFA</td>
<td>00 00 00</td>
<td>UCFSUCFS</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Disable Configuration Interface</td>
<td>0x26</td>
<td>00 00</td>
<td>N/A</td>
<td>Exit Offline or Transparent programming mode. ISC_DISABLE causes the MachXO3 to automatically reconfigure when leaving Offline programming mode. Thus, when leaving Offline programming mode the Configuration SRAM must be explicitly cleared using ISC_ERASE (0x0E) prior to transmitting ISC_DISABLE. The recommended exit command from Offline programming mode is LSC_REFRESH (0x79), wherein ISC_ERASE and ISC_DISABLE are not necessary. See Figure 20.</td>
<td></td>
</tr>
<tr>
<td>Bypass</td>
<td>0xFF</td>
<td>FFFFFFF</td>
<td>N/A</td>
<td>No Operation and Device Wakeup.</td>
<td></td>
</tr>
<tr>
<td>Refresh</td>
<td>0x79</td>
<td>00 00</td>
<td>N/A</td>
<td>Force the MachXO3 to reconfigure. Transmitting a REFRESH command reconfigures the MachXO3 in the same fashion as asserting PROGRAMN.</td>
<td></td>
</tr>
<tr>
<td>Program SECURITY</td>
<td>0xCE</td>
<td>00 00 00</td>
<td>N/A</td>
<td>Program the Security bit (Secures NVCM0/CFG sector).</td>
<td></td>
</tr>
<tr>
<td>Program SECURITY PLUS</td>
<td>0xCF</td>
<td>00 00 00</td>
<td>N/A</td>
<td>Program the Security Plus bit (Secures NVCM0/CFG/Flash Sectors).</td>
<td></td>
</tr>
<tr>
<td>Read TraceID code</td>
<td>0x19</td>
<td>00 00 00</td>
<td>YY*8</td>
<td>Read 64-bit TraceID.</td>
<td></td>
</tr>
<tr>
<td>Configure SRAM</td>
<td>0x7A</td>
<td>00 00 00</td>
<td>Compressed bitstream</td>
<td>Shift in bitstream (.bit) generated by Diamond. Recommend using compressed bitstream to reduce configuration time. Number of bits varies depending on compression ratio.</td>
<td></td>
</tr>
<tr>
<td>Program Flash Protect Key</td>
<td>0xF1</td>
<td>00 00 00</td>
<td>YY*8</td>
<td>Program the 64-bit Password into the device.</td>
<td></td>
</tr>
<tr>
<td>Read Flash Protect Key</td>
<td>0xF2</td>
<td>00 00 00</td>
<td>YY*8</td>
<td>Read the 64-bit Password from the device.</td>
<td></td>
</tr>
</tbody>
</table>
Present the 64-bit Password. When enabled (PWD_enable = 1), the write data is compared to the Password contained into the Feature Row. If the values match, the device is unlocked for programming and configuration operations. The device remains unlocked until a Disable Configuration command is received, a Refresh command is issued, or a power cycle event occurs.

1. Transmit the command opcode and first two operand bytes when using the I²C port. The final operand byte must not be transmitted.
2. SECURITY and SECURITY PLUS commands are mutually exclusive.
Reading NVCM/Flash Pages

Reading the NVCM0/CFG and NVCM1/UFM pages requires a specific procedure. The NVCM0/CFG and NVCM1/UFM pages are accessible from any of the MachXO3's configuration ports. The JTAG and Slave SPI configuration ports all behave identically when performing read operations. The I2C port requires a modified access protocol. A high-level representation of the data flow, by port, is shown in Figure 26.

All ports start the read process in the same way, by sending a Read NVCM/Flash/Read NVCM1/UFM command. The MachXO3 begins the read process once the command byte has been accepted by the configuration logic. The Page Address Pointer determines the first page returned from the MachXO3. For the first returned page to be valid (for example, for single-page read operations), a Retrieval delay of 240 ns for MachXO3-2100 and bigger devices or 360 ns for MachXO3-1300 and smaller devices must be observed. The Retrieval delay time is from the end of the Command byte transmission to the end of the first Operand byte transmission See Figure 25. Note that for slower interface clock rates, 240 ns or 360 ns may be consumed entirely by the normal transmission of the first Operand and no additional delay may be necessary.

Figure 25. Retrieval Delay Timing Requirement for Single-Page Reads

Figure 26. NVCM/Flash Page Command and Data Sequence

Notes:
1. JTAG/SSPI must transmit data in order to read data back. The data sent by the JTAG/SSPI master is not specified (i.e. don't care).
2. The I2C must use RESTART between sending the CMD and reading the data. (Issuing a STOP terminates a CMD and resets the I2C state machine.)

CMD + OPS = Read NVCM/CFG or Read NVCM1/UFM command byte + 3 operand bytes.

Figure 26 shows a multiple page read sequence. The Read NVCM/CFG/Read NVCM1/UFM command is transmitted to the MachXO3. As can be seen in Figure 26, all interfaces return the page at the Page Address Pointer immediately. For single-page read operations, all configuration ports are allowed to terminate the read immediately following the transfer of the final byte of the first page. The I2C interface differs only in the Read NVCM/CFG/Read NVCM1/UFM operand bytes.

Reading more than one page requires special handling. The multiple page read duplicates the page selected by the Page Address Pointer. The result of this behavior is that the page count must be one greater than the desired number of pages. For example, reading two pages requires the page count supplied in the Read NVCM/CFG/Read NVCM1/UFM command to be assigned a value of 3. If the Page Address Pointer is 0000, the MachXO3 will return three pages, Page 0, Page 0, and Page 1. A restriction must be observed when using the WISHBONE interface to read the NVCM or Flash. When reading 13 or more pages, the page count must be set to the maximum (16383 decimal or 0x3FFF). The user logic is not required to read this number of pages and may safely truncate the read operation after the desired number of pages have been read.
The I²C interface has additional overhead when reading NVCM/Flash pages. Reviewing Figure 26 shows how the data is presented during a multiple page read request. When the page count is three, and the Page Address Pointer is 0000, the I²C interface will return Page 0, 16 undefined bytes, Page 0, 4 dummy bytes, and Page 1. Reading the final four dummy bytes is optional.

References

- DS1047, MachXO3 Family Data Sheet

Technical Support Assistance

Submit a technical support case through www.latticesemi.com/techsupport.

Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Change Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td>August 2017</td>
<td>2.2</td>
<td>Updated Feature Row section. Removed statement regarding program-mable non-volatile memory space for Feature Row.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated NVCM/Flash Programming section. Revised 9400 and 6900 device densities data and footnote in Table 19, Number of Pages of NVCM/Flash Memory for the MachXO3 Family.</td>
</tr>
<tr>
<td>March 2017</td>
<td>2.1</td>
<td>Updated the MachXO3L/LF Features section. In the MachXO3L multi-time programmability feature, changed “two times” to “nine times”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated the Bitstream/PROM Sizes section. Revised Table 2, Maximum Configuration Bits.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added 121 Ball Package to MachXO3L/LF-640E device.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated values.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated the Feature Row section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Changed “it can be reprogrammed up to eight times.” to “it can be programmed nine times.”</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Changed “MachXO3L reserves eight times” to “MachXO3L reserves nine times”.</td>
</tr>
<tr>
<td>December 2016</td>
<td>2.0</td>
<td>Updated WISHBONE Configuration Mode (MachXO3LF Only) section. Removed reference to Appendix C.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Reading NVCM/Flash Pages section. Added content on restriction to be observed when using the WISHBONE interface to read the configuration flash or UFM.</td>
</tr>
<tr>
<td>September 2016</td>
<td>1.9</td>
<td>Updated Dual Boot Configuration Mode section. Added paragraph on the use of Dual Boot Configuration Mode with MachXO3LF SED and SEC features.</td>
</tr>
<tr>
<td>Date</td>
<td>Version</td>
<td>Change Summary</td>
</tr>
<tr>
<td>------------</td>
<td>---------</td>
<td>-----------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>April 2016</td>
<td>1.8</td>
<td>Updated Bitstream/PROM Sizes section. Added bitstream sizes for MachXO3L/LF-9400 to Table 2, Maximum Configuration Bits.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Feature Row section. Added password security features to Table 4, MachXO3L Feature Row Elements.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Master SPI Configuration Mode (MSPI) section. Removed &quot;RC delay to PROGRAMN&quot; workaround.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Dual Boot Configuration Mode section. Mentioned DUAL-BOOTGOLDEN configuration in introductory paragraph.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Password section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Bitstream Generation Options section. Added DUALBOOT-GOLDEN feature.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Security Options section. Added BACKGROUND_RECONFIG feature.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated NVCM/Flash Programming section. Updated Table 19, Number of Pages of NVCM/Flash Memory for the MachXO3 Family.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated MachXO3 NVCM/Flash Programming Flow section. Added Password shift decision to Figure 20, MachXO3 NVCM/Flash Memory Programming Flow.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated MachXO3 Programming Commands section. Added Password commands to Table 21, MachXO3 sysCONFIG Programming Commands.</td>
</tr>
<tr>
<td>February 2016</td>
<td>1.7</td>
<td>Updated Initialization section. Changed t\text{INITL} to t\text{INTIL}-.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Memory Space Accessibility section. Changed sentence to &quot;The JTAG port has the ability to access the two memory spaces in Offline and Transparent mode.&quot;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Self Download Port Pins section. Changed t\text{INITL} to t\text{INTIL}-.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Feature Row section. Added footnote 3 in Table 4, MachXO3 Feature Row Elements.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Dual Boot Configuration Mode section. General content update.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Slave SPI Mode (SSPI) section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Changed sentence to &quot;Reprogramming the NVCM/Flash can be done using offline or transparent operations.&quot;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added paragraph.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated I2C Configuration Mode section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Changed sentence to &quot;Reprogramming the NVCM/Flash can be done in offline or in transparent operations.&quot;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated JTAG Mode section. Added Transparent Flash bullet.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated NVCM/Flash Programming section. Added transparent mode information.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated MachXO3 NVCM/Flash Programming Flow section. Revised Figure 20, MachXO3 NVCM/Flash Memory Programming Flow (Steps Start-1 and 3-4).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated MachXO3 Programming Commands section. Revised Table 21, MachXO3 sysCONFIG Programming Commands.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added ISC_ENABLE_X command.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added Transparent mode in ISC_DISABLE command notes.</td>
</tr>
<tr>
<td>Date</td>
<td>Version</td>
<td>Change Summary</td>
</tr>
<tr>
<td>--------------</td>
<td>---------</td>
<td>-------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>April 2015</td>
<td>1.6</td>
<td>Updated Self Download Port Pins section. Added information on the DONE pin.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Master SPI Configuration Mode (MSPI) section. Added information on delaying MachXO3L/LF POR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated workaround solutions when SPI Flash POR is higher than the MachXO3L/LF POR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Figure 10, RC Delay.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated MachXO3 Slave SPI/I2C SRAM Configuration Flow section. Revised Figure 21, MachXO3 Slave SPI/I2C SRAM Configuration Flow.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added Figure 24, Slave SPI/I2C SRAM Read Status Register Flow.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Technical Support Assistance section.</td>
</tr>
<tr>
<td>March 2015</td>
<td>1.5</td>
<td>General updates:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Product name/trademark adjustment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added MachXO3LF support.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added UFM support.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated MachXO3L/LF Features section. Added MachXO3LF features.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Definition of Terms section. Added Internal Flash Memory and Transparent Mode (MachXO3LF) definitions.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Memory Space Accessibility section. In Table 1, Memory Space Accessibility of Different Ports, Internal WISHBONE (MachXO3LF) port information is added.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added On-chip Flash Programming (MachXO3LF Only) section</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Bitstream/PROM Sizes section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added information on storing configuration data in MachXO3LF Flash memory.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Added Figure 3, Flash Memory Space of a MachXO3LF Device.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Table 2, Maximum Configuration Bits. Revised device names.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Memory Space Accessibility section. In Table 5, MachXO3L/LF Programming and Configuration Ports, Internal interface information is added.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Dual Boot Configuration Mode section. Added MachXO3LF information.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Added WISHBONE Configuration Mode (MachXO3LF Only) section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated Bitstream Generation Options section. Added CFG_EBRUFM (MachXO3LF) and CFGUFM (MachXO3LF) descriptions.</td>
</tr>
<tr>
<td>October 2014</td>
<td>1.4</td>
<td>Updated Reading NVCM Pages section. Added information on retrieval delay.</td>
</tr>
<tr>
<td>Date</td>
<td>Version</td>
<td>Change Summary</td>
</tr>
<tr>
<td>-------------</td>
<td>---------</td>
<td>---------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
</tbody>
</table>
| September 2014 | 1.3    | Updated Feature Row section.  
|             |         | — Added Figure 3, Feature Row Example.  
|             |         | — Added Table 3, Feature Row Option and Diamond Spreadsheet View.  
|             |         | — Updated Table 4, MachXO2 Feature Row Elements. Changed I²C Slave Address feature to I²C Programmable Primary Configuration Address and updated default mode state information. |
| July 2014    | 1.2    | Product name/trademark adjustment.  
|             |         | Updated MachXO3L Features and Definition of Terms sections.  
|             |         | Removed background programming information.  
|             |         | Updated Memory Space Accessibility section. Removed reference to Transparent mode.  
|             |         | Updated Table 2, Maximum Configuration Bits. Added devices.  
|             |         | Updated Table 3, MachXO3L Feature Row Elements. Revised feature to Config NVCM OTP.  
|             |         | Updated Table 5, Default State of the sysCONFIG Pins. Revised PROGRAMN pin information.  
|             |         | Updated Table 6, Default State in Diamond for Each Port. Revised SLAVE_SPI_PORT default state.  
|             |         | Updated Master SPI Configuration Mode (MSPI) section. Added information on SPI Flash POR and MachXO3L POR conditions. Added Figure 8, RC Delay.  
|             |         | Updated Slave SPI Mode (SSPI) section. Removed reference to transparent operations.  
|             |         | Updated I²C Configuration Mode section. Revised NVCM and Feature Row programming information.  
|             |         | Updated JTAG Mode section. Removed reference to transparent NVCM programming.  
|             |         | Added Software Selectable Options section.  
|             |         | Added Advanced Configuration Information section.  
|             |         | Updated Figure 16, JEDEC File Example. Revised NOTE DEVICE NAME to LCMXO3L-1300E-6CSFBGA256.  
| April 2014   | 01.1   | Corrected typos.  
| February 2014 | 01.0  | Initial release.  