MachXO2

ずば抜けたブリッジ機能とI/O拡張の多様性でコントロールフリークから解放

コントロールし、消費電力を節約-起動時間が1msを超えると、MachXO2は起動中に信号を迅速にコントロールし、システム性能の向上と信頼性の高い動作を実現

システム性能を論理的に向上-MachXO2は、内蔵のハードウェアアクセラレーションと最大6864のLUT4により、プロセッサの負荷を軽減し、システム性能を向上

より多くの電圧でさらに節電-3.3/2.5Vと1.2Vのバージョンと22μWの低電力のスタンバイ電源を使用すると、MachXO2をシステム起動中に利用できる便利な電源から操作することが可能

特長

  • 最大256 KビットのユーザFlashメモリと最大240KビットのsysMEM™内蔵ブロックRAM
  • 過度のリークを防ぐ最大334ホットソケット可能なIO
  • JTAG, SPI, I2CまたはWishboneでプログラム可能
  • TransFR機能により、デバイスの動作を中断することなく現場でのデザイン更新が可能
  • プログラム可能なsysIO™バッファーはLVCMOS, LVTTL, PCI, LVDS, BLVDS, MLVDS, RSDS, LVPECL, SSTL, HSTL対応

リンクに飛ぶ

ファミリーテーブル

MachXO2 デバイス選択ガイド
  XO2-256 XO2-640 XO2-640U XO2-1200 XO2-1200U XO2-2000 XO2-2000U XO2-4000 XO2-7000
密度LUT 256 640 640 1280 1280 2112 2112 4320 6864
EBR RAM ブロック (9 kbits/ブロック) 0 2 7 7 8 8 10 10 26
EBR SRAM (kbits) 0 18 64 64 74 74 92 92 240
Dist. SRAM (kbits) 2 5 5 10 10 16 16 34 54
ユーザフラッシュメモリ (kbits) 0 24 64 64 80 80 96 96 256
PLL 0 0 1 1 1 1 2 2 2
DDR/DDR2/LPDDR メモリ対応 - - あり あり あり あり あり あり Yes
構成メモリ 内部フラッシュ
デュアルブート1 あり あり あり あり あり あり あり あり あり
エンベデッド機能ブロック I2C (2), SPI (1), タイマー (1)
コア Vcc 1.2 V ZE ZE - ZE - ZE & HE HE ZE & HE ZE & HE
コア Vcc 2.5 - 3.3 V HC HC HC HC HC HC HC HC HC
Temp C あり あり あり あり あり あり あり あり あり
Temp I あり あり あり あり あり あり あり あり あり
0.4 mm 空間 I/O カウント
  XO2-256 XO2-640 XO2-640U XO2-1200 XO2-1200U XO2-2000 XO2-2000U XO2-4000 XO2-7000
25-ball WLCSP (2.5 x 2.5 mm) 18
49-ball WLCSP (3.2 x 3.2 mm) 38
64-ball ucBGA (4 x 4 mm) 44
0.5 mm 空間 I/O Count
  XO2-256 XO2-640 XO2-640U XO2-1200 XO2-1200U XO2-2000 XO2-2000U XO2-4000 XO2-7000
32-pin QFN (5 x 5 mm) 21 21
48-pin QFN (7 x 7 mm) 40 40
84-pin QFN (7 x 7 mm) 683
132-ball csBGA (8 x 8 mm) 55 79 104 104 104
184-ball csBGA (8 x 8 mm)2 150
100-pin TQFP (14 x 14 mm) 55 78 79 79
144-pin TQFP (20 x 20 mm) 107 107 111 114 114
0.8 mm 空間 I/O カウント
  XO2-256 XO2-640 XO2-640U XO2-1200 XO2-1200U XO2-2000 XO2-2000U XO2-4000 XO2-7000
256-ball caBGA (14 x 14 mm) 206 206 206
332-ball caBGA (17 x 17 mm) 274 278
1.0 mm 空間 I/O カウント
  XO2-256 XO2-640 XO2-640U XO2-1200 XO2-1200U XO2-2000 XO2-2000U XO2-4000 XO2-7000
256-ball ftBGA (17 x 17 mm) 206 206 206 206
484-ball fpBGA (23 x 23 mm) 278 278 334

1. デュアルブートは外部ブートフラッシュで対応

2. HEオプションのみで利用可能

3. HCおよびZEオプションのみで利用可能

ソリューション


マイクロプロセッサのインターフェース拡張

  • 低価格のマイクロコントローラをGPIOに追加してコスト削減
  • システム制御コントローラへのSPI および I2Cインターフェースを追加
  • 迅速に実装できる高性能DDR SRAMやフラッシュメモリ・インターフェイス
  • 高性能なDDR SRAMおよびフラッシュメモリインターフェースを迅速に追加
  • システムステータスレジスタのPLD実装によってシステム管理を簡素化

リアルタイム機能の性能を向上するタイミングオフロード

  • インスタントオン・ロジックによるシステム起動時の精密な制御信号
  • 照明やモータ制御など用途に高精度のアナログ信号を生成するPWM機能
  • 実世界のイベントが確実に捕捉されるためのセンサバッファとスマート割り込み
  • ソフトウェア実装時の性能の限界を拡げるハードウェアUART

ハードウェアアクセラレーションによるシステム性能の向上

  • ロジックベースの信号フィルタでプロセッサの仕事量を軽減
  • 最小限のプロセッサのオーバーヘッドで画像の回転、スケーリング、合成が可能

柔軟なインターフェースブリッジを用いて設計に理想的なコンポーネントを選択

  • 低価格マイコンとRGBや7:1 LVDSインターフェイスを持つ一般的なディスプレイ間をブリッジ
  • HiSPi / LVDS / パラレルRGBなどのインターフェイスを持つ画像センサと画処理デバイス間のブリッジによる、性能とコストの最適化
  • 電圧レベル変換やSPI / I2C / SDIO / PCI / LPCの各種インターフェイスとのブリッジ機能による、デバイス選択の柔軟性を最大化

デザインリソース

IP&リファレンスデザイン

プレテスト、再利用可能な機能を利用して設計の労力を軽減

アプリケーションノート

当社のFPGA、開発ボードのラインナップを最大活用する方法

ソフトウェア

使いやすい設計フローの完全版

開発キット&ボード

当社の開発キットとボードで設計プロセスの合理化

プログラミング ハードウェア

当社のプログラミングハードウェアでインシステム・プログラミング、インサーキット再構成の負担を軽減

ドキュメント

購読もしくは購読の変更をするには、ドキュメント通知でアカウントにログインしてください

Quick Reference
Technical Resources
Information Resources
Downloads
TITLE NUMBER VERSION DATE FORMAT SIZE
MachXO2 Family Data Sheet
FPGA-DS-1035J 2.5 6/1/2014
MachXO2 Family Data Sheet Supplement for LVCMOS10 Inputs and BIDIs
DS1035 S 1.1 1/1/0001
MachXO2 sysIO Usage Guide
TN1202 2.1 9/17/2016
MachXO2 SED Usage Guide
TN1206 2.0 1/17/2017
MachXO2 Programming and Configuration Usage Guide
TN1204 3.9 9/7/2017
Implementing High-Speed Interfaces with MachXO2 Devices
TN1203 1.7 1/2/2014
Using User Flash Memory and Hardened Control Functions in MachXO2 Devices
TN1205 4.6 9/7/2017
Wafer-Level Chip-Scale Package Guide
TN1242 1.0 7/13/2011
Minimizing System Interruption During Configuration Using TransFR Technology
TN1087 3.7 10/30/2015
Using User Flash Memory and Hardened Control Functions in MachXO2 Devices Reference Guide
TN1246 2.4 11/30/2016
Power Decoupling and Bypass Filtering for Programmable Devices
TN1068 1.0 5/1/2004
Power Estimation and Management for MachXO2 Devices
TN1198 1.5 6/19/2015
PCB Layout Recommendations for Leaded Packages
TN1257 01.3 10/20/2013
Designing for Migration from MachXO2-1200-R1 to Standard (Non-R1) Devices
AN8086 01.2 4/3/2012
Adding Scalable Power and Thermal Management to MachXO2 and MachXO3 Using L-ASC10
FPGA-AN-02011 1.2 10/11/2019
MachXO2-1200 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.42 2/9/2018
MachXO2 48-Pin QFN Package Migration File
1.4 7/1/2016
MachXO2 484-Pin fpBGA Package Migration File
1.3 3/23/2012
MachXO2 332-Pin caBGA Package Migration File
1.3 3/23/2012
MachXO2 100-Pin TQFP Package Migration File
1.4 3/23/2012
MachXO2-640 Pinout
Note: a pinout file can be exported from Diamond version 1.4 or above.
1.3 8/4/2016
MachXO2-640U Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.1 3/23/2012
MachXO2-1200U Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above
1.1 3/23/2012
MachXO2 132-Pin csBGA Package Migration File
1.4 3/23/2012
MachXO2-7000 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.1 3/23/2012
MachXO2-2000 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.2 2/14/2014
MachXO2 144-Pin TQFP Package Migration File
1.3 3/23/2012
MachXO2 256-Pin caBGA Package Migration File
1.3 3/23/2012
MachXO2-256 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.3 8/4/2016
MachXO2 256-Pin ftBGA Package Migration File
1.3 3/23/2012
MachXO2-4000 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.43 8/10/2015
MachXO2 32-Pin QFN Package Migration File
1.41 4/8/2015
MachXO2-2000U Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.1 3/23/2012
MIPI D-PHY Bandwidth Matrix and Implementation
FPGA-TN-02090 1.2 6/19/2019
Reflow Temperature Guidelines and Moisture Sensitivity
FPGA-TN-02041 4.0 6/24/2020
Using TraceID
FPGA-TN-02084 2.0 6/24/2020
PCB Layout Recommendations for BGA Packages
FPGA-TN-02024 4.1 5/20/2019
Package Diagrams
FPGA-DS-02053 5.8 6/24/2020
Thermal Management
FPGA-TN-02044 3.6 6/29/2020
MachXO2 sysCLOCK PLL Design and Usage Guide
FPGA-TN-02157 2.8 7/24/2020
Memory Usage Guide for MachXO2 Devices
FPGA-TN-02159 1.4 7/24/2020
MachXO2 Hardware Checklist
FPGA-TN-02154 1.8 7/24/2020
TITLE NUMBER VERSION DATE FORMAT SIZE
MachXO2 Family Data Sheet
FPGA-DS-1035J 2.5 6/1/2014
MachXO2 Family Data Sheet Supplement for LVCMOS10 Inputs and BIDIs
DS1035 S 1.1 1/1/0001
TITLE NUMBER VERSION DATE FORMAT SIZE
MachXO2 sysCLOCK PLL Design and Usage Guide (Japanese Language Version)
TN1199J 2.5 6/1/2014
MachXO2 sysIO Usage Guide
TN1202 2.1 9/17/2016
MachXO2 SED Usage Guide (Japanese Language Version)
TN1206J 1.9 12/1/2013
MachXO2 Programming and Configuration Usage Guide (Japanese Language Version)
TN1204J 3.6 4/1/2015
MachXO2 SED Usage Guide
TN1206 2.0 1/17/2017
MachXO2 Programming and Configuration Usage Guide
TN1204 3.9 9/7/2017
Memory Usage Guide for MachXO2 Devices (Japanese Language Version)
TN1201J 1.3 7/1/2013
MachXO2 sysIO Usage Guide (Japanese Language Version)
TN1202J 2.0 5/1/2015
Implementing High-Speed Interfaces with MachXO2 Devices (Japanese)
TN1203J 1.7 1/1/2014
Implementing High-Speed Interfaces with MachXO2 Devices
TN1203 1.7 1/2/2014
Using User Flash Memory and Hardened Control Functions in MachXO2 Devices (Japanese Language Version)
TN1205J 4.4 9/1/2014
Using User Flash Memory and Hardened Control Functions in MachXO2 Devices
TN1205 4.6 9/7/2017
Using User Flash Memory and Hardened Control Functions in MachXO2 Devices Reference Guide (Japanese Language Version)
TN1246J 2.1 2/1/2015
Wafer-Level Chip-Scale Package Guide
TN1242 1.0 7/13/2011
Minimizing System Interruption During Configuration Using TransFR Technology
TN1087 3.7 10/30/2015
Using User Flash Memory and Hardened Control Functions in MachXO2 Devices Reference Guide
TN1246 2.4 11/30/2016
Power Estimation and Management for MachXO2 Devices (Japanese Language Version)
TN1198J 1.3 12/26/2012
Power Decoupling and Bypass Filtering for Programmable Devices
TN1068 1.0 5/1/2004
Power Estimation and Management for MachXO2 Devices
TN1198 1.5 6/19/2015
PCB Layout Recommendations for Leaded Packages
TN1257 01.3 10/20/2013
Designing for Migration from MachXO2-1200-R1 to Standard (Non-R1) Devices
AN8086 01.2 4/3/2012
Adding Scalable Power and Thermal Management to MachXO2 and MachXO3 Using L-ASC10
FPGA-AN-02011 1.2 10/11/2019
MIPI D-PHY Bandwidth Matrix and Implementation
FPGA-TN-02090 1.2 6/19/2019
Reflow Temperature Guidelines and Moisture Sensitivity
FPGA-TN-02041 4.0 6/24/2020
Using TraceID
FPGA-TN-02084 2.0 6/24/2020
PCB Layout Recommendations for BGA Packages
FPGA-TN-02024 4.1 5/20/2019
Thermal Management
FPGA-TN-02044 3.6 6/29/2020
MachXO2 sysCLOCK PLL Design and Usage Guide
FPGA-TN-02157 2.8 7/24/2020
Memory Usage Guide for MachXO2 Devices
FPGA-TN-02159 1.4 7/24/2020
MachXO2 Hardware Checklist
FPGA-TN-02154 1.8 7/24/2020
TITLE NUMBER VERSION DATE FORMAT SIZE
MachXO2-1200 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.42 2/9/2018
MachXO2 48-Pin QFN Package Migration File
1.4 7/1/2016
MachXO2 484-Pin fpBGA Package Migration File
1.3 3/23/2012
MachXO2 332-Pin caBGA Package Migration File
1.3 3/23/2012
MachXO2 100-Pin TQFP Package Migration File
1.4 3/23/2012
MachXO2-640 Pinout
Note: a pinout file can be exported from Diamond version 1.4 or above.
1.3 8/4/2016
MachXO2-640U Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.1 3/23/2012
MachXO2-1200U Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above
1.1 3/23/2012
MachXO2 132-Pin csBGA Package Migration File
1.4 3/23/2012
MachXO2-7000 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.1 3/23/2012
MachXO2-2000 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.2 2/14/2014
MachXO2 144-Pin TQFP Package Migration File
1.3 3/23/2012
MachXO2 256-Pin caBGA Package Migration File
1.3 3/23/2012
MachXO2-256 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.3 8/4/2016
MachXO2 256-Pin ftBGA Package Migration File
1.3 3/23/2012
MachXO2-4000 Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.43 8/10/2015
MachXO2 32-Pin QFN Package Migration File
1.41 4/8/2015
MachXO2-2000U Pinout
Note: a pinout file can be exported from Diamond version 1.3 or above.
1.1 3/23/2012
Package Diagrams
FPGA-DS-02053 5.8 6/24/2020
TITLE NUMBER VERSION DATE FORMAT SIZE
DDR2 SDRAM IP Core User's Guide
IPUG105 01.0 1/1/0001
Display Interface Multiplexer User's Guide
ipug95 1.0 11/8/2010
DDR & DDR2 SDRAM Controller- Pipelined (MachXO2) IP Core User's Guide
ipug93 1.2 3/20/2015
MachXO2 Programming Via WISHBONE Interface User's Guide
UG57 1.0 5/1/2012
MachXO2 Low Power Control Demo User's Guide
UG58 1.0 5/1/2012
MachXO2 Master SPI/I2C Demo Using C User's Guide
UG54 1.1 3/1/2015
LPDDR3 SDRAM Controller IP Core User's Guide
IPUG110 1.0 9/23/2014
LPDDR SDRAM Controller IP Core User's Guide
IPUG92 1.3 2/1/2014
MachXO2 Hardened SPI Master/Slave Demo
UG56 01.1 5/24/2012
PCI IP Core User's Guide
PCI Core User Guide for LatticeSC, LatticeECP3, LatticeECP2/M, LatticeECP/EC, LatticeXP, Mach XO, and MachXO2
IPUG18 9.2 11/8/2010
MachXO2 Hardened I2C Master/Slave Demo User's Guide
UG55 1.0 5/1/2012
TITLE NUMBER VERSION DATE FORMAT SIZE
WISHBONE UART - Source Code
RD1042 1.6 12/1/2014 ZIP 58.5 MB
SPI WISHBONE Controller - Documentation
RD1044 1.7 3/1/2014
SMBus Controller Reference Design Documentation
RD1098 1.0 11/8/2010
SMBus Controller Reference Design Source Code
RD1098 1.0 11/8/2010
SPI Flash Controller with Wear Leveling - Source code
RD1102 1.0 11/8/2010
SD Flash Controller Using SD Bus - Documentation
RD1088 1.4 3/12/2014
Simple Sigma-Delta ADC - Source Code
1.5 9/26/2018
WISHBONE-Compatible LCD Controller - Documentation
RD1053 1.2 11/8/2010
WISHBONE-Compatible LCD Controller - Source Code
RD1053 1.2 11/8/2010
Single-Wire Controller for Digital Temp. Sensors Reference Design Documentation
RD1099 1.0 11/8/2010
SPI Slave Peripheral Using the Embedded Function Block Reference Design
RD1125 1.3 1/1/2015
SPI WISHBONE Controller - Source Code
RD1044 1.8 1/12/2015
Single-Wire Controller for Digital Temp Sensors Reference Design - Source Code
RD1099 1.0 11/8/2010
SD Flash Controller Using SD Bus - Source Code
RD1088 1.4 3/12/2014
I2S Controller with WISHBONE Interface Reference Design - Source Code
RD1101 1.1 3/1/2014
Fast Page Mode SDRAM Controller - Documentation
Also download the source code below
RD1014 2.3 11/8/2010
Fast Page Mode SDRAM Controller - Source Code
RD1014 2.3 11/8/2010
I2C Slave Peripheral using Embedded Function Block - Documentation
RD1124 1.3 10/1/2014
I2C Slave Peripheral using Embedded Function Block Reference Design
RD1124 1.3 10/1/2014
I2C Master with WISHBONE Bus Interface - Source Code
RD1046 1.8 2/1/2016
I2C Controller for Serial EEPROMs - Documentation
RD1006 2.6 3/5/2014
I2C (Inter-Integrated Circuit) Master Controller - Source Code
RD1005 5.9 1/10/2015
I2C Controller for Serial EEPROMs - Source Code
RD1006 2.7 1/12/2015
I2C Master with WISHBONE Bus Interface - Documentation
RD1046 1.6 1/15/2015
I2C (Inter-Integrated Circuit) Master Controller - Documentation
RD1005 5.8 3/6/2014
I2S Controller with WISHBONE Interface Reference Design Documentation
RD1101 1.1 3/1/2014
Parallel to MIPI DSI TX Bridge - Source Code
RD1184 1.5 1/1/2015
Advanced SDR SDRAM Controller - Design Documentation
RD1010 4.8 8/20/2014
CompactFlash Controller - Documentation
RD1040 1.3 11/8/2010
Advanced SDR SDRAM Controller - Source Code
RD1010 4.8 9/12/2014
Control Link Serial Interface - Documentation
RD1051 1.4 11/8/2010
CompactFlash Controller - Source Code
RD1040 1.4 11/8/2010
Control Link Serial Interface - Source Code
RD1051 1.4 11/8/2010
Parallel to MIPI CSI-2 TX Bridge - Source Code
RD1183 1.5 1/1/2015
MIPI CSI2-to-CMOS Parallel Sensor Bridge - Documentation
RD1146 1.5 12/26/2016
LatticeMico8 v3.15 Core Verilog Source Code
RD1026 3.15 10/8/2010
MIPI CSI-2-to-CMOS Parallel Sensor Bridge
RD1146 1.4 12/28/2016
LED/OLED Driver - Source code
RD1103 1.1 3/1/2014
MachXO2, MachXO3 and ECP5 7:1 LVDS Video Interface - Source code
RD1093 1.4 9/17/2015
MachXO2 Soft I2C Slave with Clock Stretching - Documentation
RD1186 1.1 11/28/2014
MachXO2, MachXO3 and ECP5 7:1 LVDS Video Interface - Documentation
RD1093 1.4 9/17/2015
LED/OLED Driver - Documentation
RD1103 1.1 3/1/2014
Memory Stick PRO Host Interface
RD1109 1.0 4/26/2011
MachXO2 I2C Embedded Programming Access Firmware
RD1129 1.1 1/18/2015
MachXO2 Soft I2C Slave With Clock Stretching - Source Code
RD1186 1.2 11/28/2014
PWM Fan Controller - Source Code
RD1060 1.7 1/16/2015
Parallel to MIPI DSI TX Bridge - Documentation
RD1184 1.5 1/1/2015
RAM-Type Interface for Embedded User Flash Memory Reference Design – Source Code
RD1126 1.4 10/2/2014
NOR Flash Memory Controller with WISHBONE Interface - Documentation
RD1087 1.1 11/8/2010
Power Management Bus Reference Design Documentation
RD1100 1.1 12/23/2011
Read and Write Usercode - Source Code
RD1041 1.3 3/1/2014
NAND Flash Controller Design - Documentation
RD1055 1.2 11/1/2010
Parallel to MIPI CSI-2 TX Bridge - Documentation
RD1183 1.5 1/1/2015
Power Management Bus Reference Design - Source Code
RD1100 1.1 12/23/2011
NAND Flash Controller - Source Code
RD1055 1.4 11/8/2014
NOR Flash Memory Controller with WISHBONE Interface - Source Code
RD1087 1.1 11/8/2010
Read and Write Usercode - Documentation
RD1041 1.4 9/17/2014
PWM Fan Controller
RD1060 1.6 9/10/2014
Simple Sigma-Delta ADC, Documentation
FPGA-RD-02047 1.5 9/26/2018
WISHBONE UART - Documentation
RD1042 1.6 12/1/2014
SPI Slave Peripheral Using the Embedded Function Block
RD1125 1.3 1/1/2015
SPI Flash Controller with Wear Leveling
RD1102 1.0 11/8/2010
MachXO2 I2C Embedded Programming Access Firmware User's Guide
RD1129 1.1 1/18/2015
RAM-Type Interface for Embedded User Flash Memory Reference Design – Documentation
RD1126 1.2 5/1/2012
I2C to WISHBONE Configuration Interface Bridge - Source Code
FPGA-RD-02190 1.0 5/16/2020
SPI to WISHBONE Configuration Interface Bridge - Source Code
FPGA-RD-02191 1.0 5/16/2020
SPI to WISHBONE Configuration Interface Bridge - Documentation
FPGA-RD-02191 1.0 5/16/2020
I2C to WISHBONE Configuration Interface Bridge - Documentation
FPGA-RD-02190 1.0 5/16/2020
TITLE NUMBER VERSION DATE FORMAT SIZE
I2C Read-back Failure Mode on Specific Use Scenario in MachXO2 and MachXO3 Products and Work-Around Solutions Product Bulletin
PB1412 1.1 3/4/2015
MachXO2/MachXO3/LPTM21 WISHBONE Flash Corruption Avoidance
PB1381 1.1 1/3/2017
TITLE NUMBER VERSION DATE FORMAT SIZE
PCN09A-19 BOM comparison final
2.0 1/8/2020
Standard OPNs for ASEK PCN09A-19
2.0 1/8/2020
PCN09A-19 Consolidation Qual External Changes
1/9/2020
PCN09A-19 ASEK Second Source Qualification for Selected Products
1/9/2020
PCN 09A-12 Affected Devices
Assembly Site
PCN09A-12 1.0 5/14/2012
PCN 09A-12 Alternate Qualified Material Set, Assembly Site for Select Lattice Families
PCN09A-12 1.0 5/14/2012
PCN07A-12 Notification of Intent to Utilize an Alternate Qualified Mask Set for the Lattice MachXO2 256ZE Devices
Mask Set
PCN07A-12 1.0 3/19/2012
PCN 09A-12 Material Set Changes
Assembly Site
PCN09A-12 1.0 5/14/2012
PCN06B-12 Notification of Changes to the MachXO2 Family Datasheet
Data Sheet
PCN06B-12 1.0 4/16/2012
PCN 09A-12 Frequently Asked Questions
PCN09A-12 1.0 5/11/2012
PCN06C-11 Withdrawal of PCN06B-11
Material Set
PCN06C-11 1.0 8/1/2011
PCN10A-11 Notification of Intent to Freeze ispLEVER After Version 8.2
Conversion
PCN10A-11 1.0 7/25/2011
PCN09A-11 Notification of Intent to Transition from the MachXO2-1200 R1 to the Standard MachXO2-1200 Ordering Part Number
Conversion, Discontinuance
PCN09A-11 1.0 7/18/2011
ACN03D-11 Withdrawal of ACN03C-11
Material Set
ANC03D-11 1 4/1/2011
PCN07C-11 Withdrawal of PCN07B-11
Material Set
PCN07C-11 1.0 8/1/2011
PCN03A-13 Device Characterization Report
PCN03A-13 6/28/2013
PCN10A13_AffectedPartNumbers
PCN10A-13 1 9/26/2013
PCN 10A-13 Notification of Changes to the MachXO2 Family Data Sheet
Data Sheet
PCN10A-13 1.0 9/30/2013
PCN 03B13 Alternate Qualified Assembly Test Site Alternate Qualified Material Sets ASE Taiwan
Assembly Site, Material Set
PCN03B 1.0 11/14/2014
PCN03A-13 FAQs
PCN03A-13 6/28/2013
PCN03B-13 Affected Part Number and Material Sets
PCN03B-13 6/28/2013
PCN08A13_AffectedDevices
Other
PCN08A-13 1 9/26/2013
PCN03A-13 Alternate Qualified Assembly and Material Sets for Select Devices
PCN03A-13 6/28/2013
PCN03A-14 Characterization Report
PCN03A-14 1.0 4/4/2014
PCN06A-14 Affected Device List
PCN06A-14 1.0 10/3/2014
PCN06A-14 Material Set Table
PCN06A-14 1.0 10/3/2014
PCN06A-14 Characterization Report
PCN06A-14 1.0 10/3/2014
PCN06B-14 Notification of Intent to Utilize an Alternate Qualified Assembly Site/Test Site and Alternate Qualified Material Sets for Select Lattice Products
PCN06B-14 1.0 11/21/2014
PCN03A-14 FAQ
PCN03A-14 1.0 4/4/2014
PCN03A-14 Material Set Table
PCN03A-14 1.0 4/4/2014
PCN03A-14 Affected Part Number List
PCN03A-14 1.0 4/4/2014
PCN03B-14 Notification of Intent to Utilize an Alternate Qualified Assembly Site/Test Site and/or Alternate Qualified Material Sets for Select Lattice Products
PCN03B-14 1.0 11/21/2014
PCN 07B-16 ATT AQMS-Assembly-Test XO2-1200 WLCSP
6/13/2016
PCN 03A-16 MachXO2/XO3 Datasheet Change
Data Sheet
1.1 3/22/2016
TITLE NUMBER VERSION DATE FORMAT SIZE
Lattice OrCAD Capture Schematic Library (OLB)
This file contains an OrCAD Capture Schematic Library (OLB file type) for all Lattice products. This .zip file also includes a .xls worksheet with a list of the contents of the OLB. These symbols can be used to help with OrCAD schematic designs.
6.8 7/16/2020
TITLE NUMBER VERSION DATE FORMAT SIZE
Ultra Low Density FPGAs Brochure (Japanese)
I0229J 1.0 1/1/0001
MachXO2 WLCSP Packaging News Brief
NB105 9/26/2011
MachXO2 Product Brief
I0221 1.0 4/4/2012
MIPI Display Serial Interface Solution Product Flyer
I0241 2.0 10/22/2013
Product Selector Guide
I0211 26.0 7/9/2020
TITLE NUMBER VERSION DATE FORMAT SIZE
TN144_LA
Rev C 4/25/2018
TN_TG_TQ144 Cu_wire all
Rev E 7/24/2018
QN84
Rev F 7/29/2019
SN_SG32
Rev G 12/20/2019
TN_TG100 Cu_wire all
Rev D1 8/22/2018
SN_SG48
Rev C1 9/20/2019
FTG256_v3_XO2
Rev O 1/30/2020
SWG_UWG25
Rev B 4/19/2018
32 QFNS Pb-Free Device Material Content
Includes all 3 versions
D 4/19/2016
MachXO2 Product Family Qualification Summary
Rev M 11/4/2019
UMG64_XO2
Rev Q 5/20/2020
BG256_XO2
Rev N1 6/12/2020
BG256_XO3
Rev. N1 6/12/2020
MG132
Rev O 6/12/2020
BG332
Rev F 6/24/2020
UWG49_XO2_XO3
Rev F1 6/25/2020
FG484_MachXO2
Rev J 6/26/2020
MG184_XO2
Rev F 7/31/2020
TITLE NUMBER VERSION DATE FORMAT SIZE
Distributed PLD Solution for Reduced Server Cost and Increases Flexibility
WP009 1.0 8/1/2017
Creating An ADC Using FPGA Resources
1.0 3/1/2010
Expanding Microprocessor Connectivity Using Low-cost FPGAs
1.0 8/28/2013
Dual Sensor Design Solution - White Paper (Chinese Language Version)
1.0 5/31/2012
Revolutionary Hardware Management Solutions
WP0003 4.0 5/9/2018
New Approaches to Hardware Acceleration Using Ultra Low Density FPGAs
1.0 8/25/2013
Reducing Cost and Power in Consumer Applications Using PLDs
1.0 11/8/2010
Using Low Cost, Non-Volatile PLDs in System Applications
2.0 8/30/2013
Reducing Cost and Power in Consumer Applications Using PLDs (Traditional Chinese Language)
1.0 3/28/2011
Using Low Cost, Non-Volatile PLDs in System Applications (Chinese Language)
1.0 11/1/2010
Solving Today's Interface Challenges With Ultra-Low-Density FPGA Bridging Solutions
1.0 8/8/2013
Reducing Cost and Power in Consumer Applications Using PLDs (Chinese Language)
1.0 11/1/2010
The Challenges of Automotive Vision Systems Design
4/1/2007
Managing Image Data in Automotive Infotainment Applications Using Low Cost PLDs (Chinese Language)
1.0 8/1/2011
Multi-time Programmable ULD FPGAs
1.0 12/1/2013