Introduction

This reference design illustrates the implementation of an Matrix Keypad Scanner for an industry standard 7x7 matrix keypad. The key press is detected and the key location is provided to the user on a 7-bit data bus.

The design is implemented in VHDL. The Lattice iCEcube2™ Place and Route tool integrated with the Synopsys Synplify Pro® synthesis tool is used for the implementation of the design. The design can be targeted to other iCE40™ FPGA product family devices.

Features

- Parameter configurable key de-bounce time
- Parameter configurable auto sleep time
- Support for 7x7 matrix keypad

System Block Diagram

Figure 1. System Block Diagram

Signal Description

Table 1. Signal Description

<table>
<thead>
<tr>
<th>Signal</th>
<th>Width</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>1</td>
<td>Input</td>
<td>System Clock</td>
</tr>
<tr>
<td>rst</td>
<td>1</td>
<td>Input</td>
<td>Asynchronous active high system Reset</td>
</tr>
<tr>
<td>rows</td>
<td>7</td>
<td>Input</td>
<td>7 bit wide row input bus with pull-ups</td>
</tr>
<tr>
<td>columns</td>
<td>7</td>
<td>Output</td>
<td>7 bit wide column output bus</td>
</tr>
<tr>
<td>key_bus</td>
<td>7</td>
<td>Output</td>
<td>An active high on the key_bus(6) indicates the valid key. Key_bus(5:3) indicates the columns address. Key_bus(2:0) indicates the row address.</td>
</tr>
<tr>
<td>interrupt</td>
<td>1</td>
<td>Output</td>
<td>High when FIFO becomes half full and remains high till FIFO is empty</td>
</tr>
<tr>
<td>read_enable</td>
<td>1</td>
<td>Input</td>
<td>An active high signal. When high, data present in the FIFO is sent on key_bus to processor</td>
</tr>
</tbody>
</table>
Design Module Description

Figure 2. Design Model

The following is a brief description of the internal blocks.

Clock Divider
Input clock is divided by 16 to generate Scan clock, used by the scanner FSM. This is a divide by 16 clock.

Scanner FSM
Whenever a key is pressed, the row and column corresponding to that key are connected, causing the row input to go low. The keypad scanner exits its sleep mode and starts scanning each column to determine the location of the key that was pressed. The column which is being scanned is driven low while others are tri-stated. If the key which is pressed lies in this column, one of the row inputs will go low, revealing its location. When the required column is detected, the scanner maintains it at ground and checks whether the same row is still low after a small delay. This is done to debounce the key.

After the location of the key has been determined and debounced, the keypad scanner outputs its location in terms of its row and column (3-bits each in the case of a 7x7 matrix) address along with a valid bit. The valid bit remains high as long as the key is pressed. Upon release of the key, this bit returns to zero. The key release event is debounced using a small delay, similar to the case of a key press.

After exiting from sleep mode, the keypad scanner continues to scan each column repeatedly for some time before it goes back into its sleep mode.
Operation Sequence

1. The design is reset using the reset pin provided.

2. Whenever a key is pressed, the row and column corresponding to that key are connected, causing the row input to go low. The keypad scanner exits its sleep mode and starts actively scanning each column one by one to determine the location of the key that was pressed. The column which is being scanned is driven low while others are tri-stated. If the key which is pressed lies in this column, one of the row inputs will go low, revealing its location. When the required column is detected, the scanner maintains it at ground and checks whether the same row is still low after a small delay. This is done to debounce the key.

3. After the location of the key has been determined and debounced, the keypad scanner outputs its location in terms of its row and column (3-bits each in the case of a 7x7 matrix) address along with a valid bit. The valid bit remains high as long as the key is pressed. Upon release of the key, this bit returns to zero. The key release event is debounced using a small delay, similar to the case of a key press.

4. After waking up, the keypad scanner continues to scan each column repeatedly for some time before it goes back into its sleep mode.

Simulation Waveforms

*Figure 3. Simulation Waveforms*
Implementation

This design is implemented in VHDL. When using this design in a different device, density, speed or grade, performance and utilization may vary.

Table 2. Performance and Resource Utilization

<table>
<thead>
<tr>
<th>Family</th>
<th>Language</th>
<th>Utilization (LUTs)</th>
<th>$f_{\text{MAX}}$ (MHz)</th>
<th>I/Os</th>
<th>Architectural Resources</th>
</tr>
</thead>
<tbody>
<tr>
<td>iCE40²</td>
<td>VHDL</td>
<td>174</td>
<td>&gt;50</td>
<td>35</td>
<td>(46/160)PLBs</td>
</tr>
</tbody>
</table>

1. Performance and utilization characteristics are generated using iCE40LP1K-CM121 with iCEcube2 design software.

References

- iCE40 Family Handbook

Technical Support Assistance

Hotline: 1-800-LATTICE (North America)
+1-503-268-8001 (Outside North America)
e-mail: techsupport@latticesemi.com
Internet: www.latticesemi.com

Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Change Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td>May 2013</td>
<td>01.0</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>