MachXO3D Programming and Configuration Usage Guide

Technical Note

FPGA-TN-02069-1.0

September 2020
Disclaimers
Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS and with all faults, and all risk associated with such information is entirely with Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer’s responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice’s product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.
Contents

Acronyms in This Document ................................................................. 7
1. Introduction .................................................................................. 8
2. MachXO3D Devices Features ......................................................... 9
3. Definition of Terms ....................................................................... 10
4. Configuration Process and Flow .................................................. 11
  4.1. Power-up Sequence ................................................................. 12
  4.2. Initialization ............................................................................ 12
  4.3. Configuration ........................................................................... 12
  4.4. Wake-up ................................................................................ 13
  4.5. User Mode ............................................................................... 13
  4.6. Clearing the Configuration Memory and Re-initialization .... 13
  4.7. Memory Space Accessibility .................................................. 14
  4.8. On-chip Flash Programming .................................................. 14
    4.8.1. Offline Programming ....................................................... 14
    4.8.2. Background Programming ............................................. 14
  4.9. Bitstream/PROM Sizes ............................................................ 14
  4.10. Feature Row ......................................................................... 16
  4.11. Lock Bits and Lock Control Policy ........................................ 19
  4.12. sysCONFIG Ports ................................................................. 20
  4.13. sysCONFIG Pins .................................................................. 20
    4.13.1. Self Download Port Pins ............................................. 21
    4.13.2. Master and Slave SPI Configuration Port Pins ......... 24
    4.13.3. I²C Configuration Port Pins ....................................... 26
    4.13.4. JTAG Configuration Port Pins .................................... 26
5. Configuration Modes ................................................................. 29
  5.1. SDM Mode ............................................................................. 29
  5.2. Master SPI (MSPi) Configuration Mode .................................. 29
  5.3. Dual Boot Configuration Mode ................................................ 33
    5.3.1. Golden Image Dual Configuration ................................ 33
    5.3.2. Version Based Dual Configuration ............................... 34
  5.4. Slave SPI Mode (SSPI) ............................................................ 35
  5.5. I²C Configuration Mode .......................................................... 36
  5.6. WISHBONE Configuration Mode .......................................... 37
  5.7. JTAG Mode ........................................................................... 38
  5.8. TransFR Operation ................................................................. 39
  5.9. Password ............................................................................... 41
6. Software Selectable Options .................................................. 42
  6.1. Configuration Mode and Port Options ..................................... 43
    6.1.1. JTAG Port ........................................................................ 43
    6.1.2. Slave SPI Port ................................................................. 43
    6.1.3. Master SPI Port ............................................................... 44
    6.1.4. I²C Port .......................................................................... 44
    6.1.5. SDM Port ....................................................................... 44
    6.1.6. MCCLK Frequency .......................................................... 45
    6.1.7. ENABLE_TRANSFR ....................................................... 45
    6.1.8. SLAVE_IDLE_TIMER .................................................... 45
    6.1.9. MASTER_PREAMBLE_DETECTION_TIMER ............. 45
    6.1.10. MASTER_PREAMBLE_DETECTION_RETRY .......... 46
    6.1.11. SPI_M_ADDRESS_32BIT ............................................. 46
    6.1.12. SDFP_CHECK ............................................................... 46
  6.2. Bitstream Generation Options ............................................... 47
    6.2.1. COMPRESS_CONFIG .................................................... 47
6.2.2. CONFIGURATION ..........................................................................................................................47
6.2.3. PRIMARY_BOOT ...............................................................................................................................47
6.2.4. SECONDARY_BOOT ...........................................................................................................................48
6.2.5. USERCODE .......................................................................................................................................48
6.2.6. USERCODE_FORMAT .........................................................................................................................48
6.2.7. CUSTOM_IDCODE ..............................................................................................................................48
6.2.8. CUSTOM_IDCODE_FORMAT .............................................................................................................48
6.2.9. SHAREDEBRINIT ...............................................................................................................................49
6.2.10. MUX_CONFIGURATION_PORTS ......................................................................................................49
6.2.11. CUR_DESIGN_BOOTLOCATION ......................................................................................................49
6.2.12. ROLLBACK_CONTROL ....................................................................................................................49
6.3. Security Options ....................................................................................................................................50
6.3.1. TRACEID ...........................................................................................................................................50
6.3.2. MY_ASSP ...........................................................................................................................................50
6.3.3. CUSTOM_IDCODE .............................................................................................................................50
6.3.4. CONFIG_SECURE ..............................................................................................................................50
6.3.5. BACKGROUND_RECONFIG .............................................................................................................51
6.3.6. BACKGROUND_RECONFIG_SECURITY ............................................................................................51
7. Device Wake-up Sequence .......................................................................................................................52
7.1. Wake-up Signals .....................................................................................................................................52
7.2. Wake-up Clock Selection ......................................................................................................................53
8. Advanced Configuration Information ....................................................................................................54
8.1. Flash Programming ...............................................................................................................................54
8.2. MachXO3D Device JEDEC File Format ...............................................................................................54
8.3. MachXO3D Flash Programming Flow ................................................................................................57
8.4. MachXO3D Slave SPI/iC SRAM Configuration Flow ........................................................................64
8.5. MachXO3D Programming Commands ...............................................................................................72
8.6. Reading Flash Pages ............................................................................................................................76
Reference ..............................................................................................................................................................78
Technical Support Assistance ..............................................................................................................................79
Revision History ..................................................................................................................................................80
<table>
<thead>
<tr>
<th>Figures</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figure 4.1. Configuration Flow</td>
<td></td>
</tr>
<tr>
<td>Figure 4.2. Configuration from Power-On-Reset Timing</td>
<td></td>
</tr>
<tr>
<td>Figure 4.3. Flash Memory Space of a MachXO3D Device</td>
<td></td>
</tr>
<tr>
<td>Figure 4.4. Feature Row Example</td>
<td></td>
</tr>
<tr>
<td>Figure 4.5. Period PROGRAMN is Always Observed</td>
<td></td>
</tr>
<tr>
<td>Figure 4.6. Configuration from PROGRAMN Timing</td>
<td></td>
</tr>
<tr>
<td>Figure 4.7. Configuration Error Notification</td>
<td></td>
</tr>
<tr>
<td>Figure 4.8. Default JTAG Port with JTAG_PORT = ENABLE</td>
<td></td>
</tr>
<tr>
<td>Figure 4.9. JTAG Port Behavior with JTAG_PORT = DISABLE</td>
<td></td>
</tr>
<tr>
<td>Figure 5.1. RC Delay</td>
<td></td>
</tr>
<tr>
<td>Figure 5.2. Master SPI Configuration Mode</td>
<td></td>
</tr>
<tr>
<td>Figure 5.3. One Dual SPI Flash Interface</td>
<td></td>
</tr>
<tr>
<td>Figure 5.4. One Quad SPI Flash Interface</td>
<td></td>
</tr>
<tr>
<td>Figure 5.5. Slave SPI Configuration Mode</td>
<td></td>
</tr>
<tr>
<td>Figure 5.6. I²C Configuration Logic</td>
<td></td>
</tr>
<tr>
<td>Figure 5.7. WISHBONE Configuration Mode</td>
<td></td>
</tr>
<tr>
<td>Figure 5.8. Bitstream Update Using TransFR</td>
<td></td>
</tr>
<tr>
<td>Figure 5.9. Example Process Flow</td>
<td></td>
</tr>
<tr>
<td>Figure 6.1. sysCONFIG Preferences in Global Preferences Tab, Diamond Spreadsheet View</td>
<td></td>
</tr>
<tr>
<td>Figure 7.1. Wake-up Sequence Using Internal Clock</td>
<td></td>
</tr>
<tr>
<td>Figure 8.1. JEDEC File Example</td>
<td></td>
</tr>
<tr>
<td>Figure 8.2. MachXO3D Flash Memory Programming Flow</td>
<td></td>
</tr>
<tr>
<td>Figure 8.3. MachXO3D Slave SPI/I²C SRAM Configuration Flow</td>
<td></td>
</tr>
<tr>
<td>Figure 8.4. Status0 Register Value after Erasing</td>
<td></td>
</tr>
<tr>
<td>Figure 8.5. Status0 Register Value after Programming</td>
<td></td>
</tr>
<tr>
<td>Figure 8.6. Slave SPI/I²C SRAM Read Status0 Register Flow</td>
<td></td>
</tr>
<tr>
<td>Figure 8.7. Retrieval Delay Timing Requirement for Single-Page Reads</td>
<td></td>
</tr>
<tr>
<td>Figure 8.8. Flash Page Command and Data Sequence</td>
<td></td>
</tr>
</tbody>
</table>
Tables

Table 4.1. Memory Space Accessibility of Different Ports ................................................................. 14
Table 4.2. Maximum Configuration Bits ............................................................................................. 16
Table 4.3. MachXO3D Device Security Lock Control Bits ................................................................. 19
Table 4.4. MachXO3D Device Programming and Configuration Ports ............................................. 20
Table 4.5. Default State of the sysCONFIG Pins ................................................................................. 21
Table 4.6. sysCONFIG Port Default Settings in Diamond ................................................................. 21
Table 4.7. Master SPI Configuration Port Pins ................................................................................... 24
Table 4.8. Slave SPI Configuration Port Pins .................................................................................... 24
Table 4.9. MachXO3D MCLK Valid Frequencies (MHz) ................................................................... 25
Table 4.10. JTAG Port Pins .................................................................................................................. 27
Table 5.1. SDM Configuration Software Settings ............................................................................... 29
Table 5.2. Master SPI Port .................................................................................................................... 30
Table 5.3. Dual Boot Configuration Software Settings ......................................................................... 34
Table 5.4. Legal combination of CONFIGURATION, PRIMARY_BOOT and SECONDARY_BOOT Settings ................................................................. 34
Table 5.5. Slave SPI Port Pins ............................................................................................................. 35
Table 5.6. I2C Port Pins ....................................................................................................................... 36
Table 5.7. Slave Addresses for I2C Ports .............................................................................................. 37
Table 6.1. Configuration Mode/Port Options ....................................................................................... 43
Table 6.2. SLAVE_IDLE_TIMER Values ............................................................................................... 45
Table 6.3. MASTER_PREAMBLE_DETECTION_TIMER Values ....................................................... 46
Table 6.4. MASTER_PREAMBLE_DETECTION_RETRY Values ............................................................ 46
Table 6.5. Security Options .................................................................................................................. 50
Table 8.1. MachXO3D Device JEDEC File Format ........................................................................... 54
Table 8.2. MachXO3D sysCONFIG Programming Commands ........................................................... 72
## Acronyms in This Document

A list of acronyms used in this document.

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>AES</td>
<td>Advanced Encryption Standard</td>
</tr>
<tr>
<td>CCLK</td>
<td>Configuration Clock</td>
</tr>
<tr>
<td>CFG</td>
<td>Configuration Flash Memory</td>
</tr>
<tr>
<td>CRC</td>
<td>Cyclic Redundancy Check</td>
</tr>
<tr>
<td>DSA</td>
<td>Digital Signature Algorithm</td>
</tr>
<tr>
<td>EBR</td>
<td>Embedded Block RAM</td>
</tr>
<tr>
<td>ECDSA</td>
<td>Elliptic Curve Digital Signature Algorithm</td>
</tr>
<tr>
<td>EFB</td>
<td>Embedded Function Block</td>
</tr>
<tr>
<td>ESB</td>
<td>Embedded Security Block</td>
</tr>
<tr>
<td>GOE</td>
<td>Global Output Enable</td>
</tr>
<tr>
<td>GSR</td>
<td>Global Set Reset</td>
</tr>
<tr>
<td>GWDIS</td>
<td>Global Write Disable</td>
</tr>
<tr>
<td>I²C</td>
<td>Inter-Integrated Circuit</td>
</tr>
<tr>
<td>JTAG</td>
<td>Joint Test Action Group</td>
</tr>
<tr>
<td>LUT</td>
<td>Look Up Table</td>
</tr>
<tr>
<td>MCLK</td>
<td>Master Clock</td>
</tr>
<tr>
<td>MSPI</td>
<td>Master Serial Peripheral Interface</td>
</tr>
<tr>
<td>POR</td>
<td>Power On Reset</td>
</tr>
<tr>
<td>PROM</td>
<td>Programmable Read-Only Memory</td>
</tr>
<tr>
<td>RAM</td>
<td>Random Access Memory</td>
</tr>
<tr>
<td>SDM</td>
<td>Self-Download Mode</td>
</tr>
<tr>
<td>SEC</td>
<td>Soft Error Correction</td>
</tr>
<tr>
<td>SED</td>
<td>Soft Error Detection</td>
</tr>
<tr>
<td>SPI</td>
<td>Serial Peripheral Interface</td>
</tr>
<tr>
<td>SRAM</td>
<td>Static Random Access Memory</td>
</tr>
<tr>
<td>SSSI</td>
<td>Slave Serial Peripheral Interface</td>
</tr>
<tr>
<td>SVF</td>
<td>Serial Vector Format</td>
</tr>
<tr>
<td>TAP</td>
<td>Test Access Port</td>
</tr>
<tr>
<td>TCK</td>
<td>Test Clock</td>
</tr>
<tr>
<td>TDI</td>
<td>Test Data Input</td>
</tr>
<tr>
<td>TDO</td>
<td>Test Data Output</td>
</tr>
<tr>
<td>TMS</td>
<td>Test Mode Select</td>
</tr>
<tr>
<td>UFM</td>
<td>User Flash Memory</td>
</tr>
</tbody>
</table>
1. Introduction

The MachXO3D™ device is an SRAM-based Programmable Logic Device (PLD) that includes an internal Flash memory, which allows it to operate similar to a non-volatile device. The MachXO3D device provides a rich set of features for the programming and configuration of the FPGA. One key feature of the MachXO3D device is the embedded security capability. An embedded security block provides the authentication and encryption of the bitstream to prevent malicious attacks. MachXO3D also has flexible and robust access control for the configuration ports to enable the various programming and update needs. MachXO3D provides many user options to program and configure the device in order to address every customer’s needs. Each of the available options is described in detail so that you can put together the programming and configuration solution that meet your needs.

The MachXO3D device contains two types of memory, SRAM and Flash. SRAM memory contains the active configuration, essentially the fuses that define the behavior of the FPGA. The active configuration is, in most cases, retrieved from a non-volatile memory. The non-volatile memory holds the configuration data that is loaded into the FPGA's SRAM. The MachXO3D device provides an internal Flash memory that can be used to store the configuration data loaded into the MachXO3D SRAM.
2. **MachXO3D Devices Features**

Key programming and configuration features of MachXO3D devices are:

- Instant-on configuration from internal Flash – powers up in milliseconds
- Up to 10,000 programming cycles for the internal configuration flash memory
- Single-chip, secure solution
- Optional bitstream authentication using ECDSA256
- Optional bitstream encryption using AES256
- Multiple hard and soft lock controls for the Flash/SRAM access from configuration port or internal logic
- Multiple programming and configuration interfaces:
  - 1149.1 JTAG
  - Self-download
  - Slave SPI
  - Master SPI
  - Dual Boot
  - I²C
  - WISHBONE bus
- Programming and configuration ports:
  - Slave SPI
  - Master SPI
  - I²C
  - JTAG
  - Internal WISHBONE
- User Flash Memory (UFM) for non-volatile data storage:
  - Configuration Flash memory overflow
  - EBR initialization data
  - Application specific data
- Transparent programming of non-volatile memory
- On-chip dual boot
- Optional multi-boot with external SPI memory
- Optional Bitstream compression
- TransFR capability
  - Leave-alone I/O (non-JTAG mode)
- Soft Error Detect (SED) support
3. Definition of Terms

This document uses the following terms to describe common functions:

- **AES** – Advanced Encryption Standard is a specification for the encryption of electronic data established by the U.S. National Institute of Standards and Technology (NIST) in 2001.
- **BIT** – The BIT file is the configuration data for the MachXO3D that is stored in an external SPI Flash. It is a binary file and is programmed unmodified into the SPI Flash.
- **Configuration** – Configuration refers to a change in the state of the MachXO3D SRAM memory cells.
- **Configuration data** – This configuration data is the data read from the non-volatile memory and loaded into the FPGA SRAM configuration memory. This is also referred to as a bitstream, or device bitstream.
- **Configuration mode** – The configuration mode defines the method the MachXO3D device uses to acquire the configuration data from the non-volatile memory.
- **Digest** – A message digest is a cryptographic hash function containing a string of digits created by a one-way hashing formula.
- **ECDSA** – Elliptic Curve Digital Signature Algorithm is the elliptic curve analogue of the DSA.
- **Internal flash memory** – On-die, non-volatile flash-type memory. The MachXO3D device contains multiple flash sectors for FPGA configuration image storage (up to 2), general purpose user flash (up to 4 sectors), and device feature definitions.
- **JEDEC** – The JEDEC file contains the configuration data programmed into the MachXO3D Configuration Flash. Format information is provided later in this technical note.
- **Number formats** – The following nomenclature is used to denote the radix of numbers:
  - 0x: Numbers preceded by '0x' are hexadecimal.
  - b (suffix): Numbers suffixed with 'b' are binary.
  - All other numbers are decimal.
- **Offline mode** – Offline mode is a term that is applied to both non-volatile memory programming and SRAM configuration. When using offline mode programming/configuration, the FPGA no longer operates in user mode. The contents of the non-volatile or SRAM configuration memory are updated, but the MachXO3D device does not perform your logic operations until offline mode programming/configuration is complete.
- **Port** – A port refers to the physical connection used to perform programming and some configuration operations. Ports on the MachXO3D devices include JTAG, SPI, and I2C physical connections.
- **Programming** – Programming refers to the process used to alter the contents of the internal or external non-volatile configuration memory.
- **Signature** – A digital signature guarantees the authenticity of an electronic document or message in digital communication and uses encryption techniques to provide proof of original and unmodified documentation.
- **Transparent mode** – Transparent mode is used to update the Configuration Flash and the User Flash Memory while leaving the MachXO3D devices in user mode.
- **User mode** – The MachXO3D device is in user mode when configuration is complete, and the FPGA is performing the logic functions it is programmed to perform.
4. Configuration Process and Flow

Prior to becoming operational, the FPGA goes through a sequence of states, including initialization, configuration, and wake-up.

![Figure 4.1. Configuration Flow](image)

The MachXO3D sysCONFIG™ ports provide industry standard communication protocols for programming and configuring the FPGA. Each of the protocols shown in Table 4.1 provides a way to access the MachXO3D device internal Flash, or to load its configuration SRAM. The Memory Space Accessibility section provides information about the capabilities of each sysCONFIG port.

The sysCONFIG ports capable of accessing the SRAM have a priority order. The operation of the configuration logic is not defined when a low priority sysCONFIG port is interrupted by a higher priority sysCONFIG port. Do not permit simultaneous access to the configuration logic using a sysCONFIG port.
4.1. Power-up Sequence

In order for the MachXO3D device to operate, power must be applied to the device. During a short period of time, as the voltages applied to the system rise, the FPGA state becomes indeterminate.

As power continues to ramp, a Power On Reset (POR) circuit inside the FPGA becomes active. The POR circuit, once active, makes sure the external I/O pins are in a high-impedance state. It also monitors the VCC and VCCIO0 input rails. The POR circuit waits for the following conditions:

- $V_{CC} > 2.1\, \text{V}$
- $V_{CCIO0} > 1.06\, \text{V}$

When these conditions are met, the POR circuit releases an internal reset strobe, allowing the device to begin its initialization process. The MachXO3D device asserts INITN active low and drives DONE low. When INITN and DONE are asserted low, the device moves to the initialization state, as shown in Figure 4.2.

4.2. Initialization

The MachXO3D device enters the memory initialization phase immediately after the POR circuit drives the INITN and DONE status pins low. The purpose of the initialization state is to clear all of the SRAM memory inside the FPGA.

The FPGA remains in the initialization state until all of the following conditions are met:

- The $t_{INITL}$ time period is elapsed
- The PROGRAMN pin is deasserted
- The INITN pin is no longer asserted low by an external master

The INITN pin provides two functions during the initialization phase. The first is to indicate the FPGA is currently clearing its configuration SRAM. The second is to act as an input, preventing the transition from the initialization state to the configuration state.

During the $t_{INITL}$ time period, the FPGA is clearing the configuration SRAM. When the MachXO3D device is part of a chain of devices, each device carries different $t_{INITL}$ initialization times. The FPGA with the slowest $t_{INITL}$ parameter can prevent other devices in the chain from starting to configure. Premature release of the INITN in a multidevice chain may cause one or more chained devices to fail to configure intermittently.

4.3. Configuration

The rising edge of the INITN pin causes the FPGA to enter the configuration state. The FPGA is able to accept the configuration bitstream created by the Lattice Diamond® development tools.

The MachXO3D device begins fetching configuration data from non-volatile memory. Based on the user option, the data can be decrypted and/or authenticated. The memory used to configure the MachXO3D device is either the internal memory or an external SPI Flash. The MachXO3D device does not leave the Configuration state if there are no memories with valid configuration data or the data fails to pass the authentication. It is necessary to program the non-volatile memory internal or attached to the FPGA, or to program it using the JTAG port with correct data.

During the time the FPGA receives its configuration data, the INITN control pin takes on its final function. INITN is used to indicate that an error exists in the configuration data. When INITN is high, configuration proceeds without issue. If INITN is asserted low, an error occurred and the FPGA fails to operate.
4.4. **Wake-up**

Wake-up is the transition from configuration mode to user mode. The MachXO3D device fixed four-phase wake-up sequence starts when the device correctly receives all of its configuration data. When all configuration data is received, the FPGA asserts an internal DONE status bit. The assertion of the internal DONE causes a Wake Up state machine to run that sequences four controls. The four control strobes are:

- External DONE
- Global Write Disable (GWDISn)
- Global Output Enable (GOE)
- Global Set/Reset (GSR)

The first phase of the wake-up process is for the MachXO3D device to release the Global Output Enable. When it is asserted, the FPGA I/O is permitted to exit a high-impedance state and take on their programmed output function. The FPGA inputs are always active. The input signals are prevented from performing any action on the FPGA flip-flops by the assertion of the Global Set/Reset (GSR).

The second phase of the wake-up process releases the Global Set/Reset and the Global Write Disable controls. The Global Set/Reset is an internal strobe that, when asserted, causes all I/O flip-flops, Look Up Table (LUT) flip-flops, distributed RAM output flip-flops, and Embedded Block RAM output flip-flops with the GSR enabled attribute to be set/cleared per their hardware description language definition.

The Global Write Disable is a control that overrides the write enable strobe for all RAM logic inside the FPGA. The inputs on the FPGA are always active. Keeping GWDIS asserted prevents accidental corruption of the instantiated RAM resources inside the FPGA.

The last phase of the wake-up process is to assert the external DONE pin. The external DONE is a bidirectional, opendrain I/O only when it is enabled. An external agent that holds the external DONE pin low prevents the wake-up process of the MachXO3D device from proceeding. Only after the external DONE, if enabled, is active high does the final wake-up phase complete. Wake-up completes uninterrupted when the external DONE pin is not enabled. Once the final wake-up phase is complete, the FPGA enters user mode.

4.5. **User Mode**

The MachXO3D device enters user mode immediately following the wake-up sequence has completed. User mode is the point in time when the MachXO3D device begins performing the logic operations you designed. The MachXO3D device remains in this state until one of three events occurs:

- The PROGRAMN input pin is asserted
- A REFRESH command is received via one of the configuration ports
- Power is cycled

4.6. **Clearing the Configuration Memory and Re-initialization**

The current user mode configuration of the MachXO3D remains in operation until it is actively cleared, or power is lost. Several methods are available to clear the internal configuration memory of the MachXO3D device:

- Cycle power to the MachXO3D device
- Assert the PROGRAMN input
- Issue the REFRESH command using a configuration port

Any active configuration port can be used to send a REFRESH command. Invoking one of these methods causes the MachXO3D device to drive INITN and DONE low. The MachXO3D device enters the initialization state as described earlier.
4.7. Memory Space Accessibility

The internal Flash memories and SRAM of the MachXO3D device can be read and written. Each port on the MachXO3D device has a different level of access to each memory space. Table 4.1 provides a cross-reference of the MachXO3D device ports and the memory space they can access.

As shown in Table 4.1, the JTAG port can read and write both of the internal memory spaces. No other port can read the SRAM configuration memory. The JTAG port can access the two memory spaces in Offline or Transparent mode. Every other port has limitations on the functions that can be performed.

Table 4.1. Memory Space Accessibility of Different Ports

<table>
<thead>
<tr>
<th>Port</th>
<th>On-Chip Flash</th>
<th>SRAM</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Read</td>
<td>Write</td>
</tr>
<tr>
<td>JTAG</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>SPI Port</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>I2C Port</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Internal WISHBONE</td>
<td>Yes*</td>
<td>Yes*</td>
</tr>
</tbody>
</table>

*Note: In Transparent mode only.

When the lock policy is implemented, it further controls the accessibility. Refer to the Lock Bits and Lock Control Policy section for more details.

4.8. On-chip Flash Programming

On-chip Flash is programmed with different programming modes. These programming modes are discussed in the following sections. Within the different programming modes, there are two methods of programming the on-chip Flash: Offline and Background programming.

4.8.1. Offline Programming

Offline Programming requires the device to enter into programming mode. When in programming mode, the device stops working until the programming is completed. When using Lattice Diamond Programmer, the Offline Mode is selected using operations starting with FLASH. Unless noted by the operation, the Flash sectors accessed are Feature, Configuration, and UFM.

When bitstream authentication and encryption are enabled, the programming needs to get through the decryption with pre-programmed AES key, and pass the bitstream signature checking with pre-programmed ECDSA public key. See MachXO3D Embedded Security Block (FPGA-TN-02091) for details.

4.8.2. Background Programming

Background Programming allows the device to continue operating in user mode, while the configuration logic programs the on-chip Flash memory. When the on-chip Flash memory programming is completed, the device can download into the SRAM with REFRESH instruction. When using Diamond Programmer, the Background Mode is selected using operations starting with XFLASH. Unless noted by the operation, the Flash sectors accessed are Configuration and UFM.

4.9. Bitstream/PROM Sizes

The MachXO3D device is an SRAM-based FPGA. The SRAM configuration memory must be loaded from a non-volatile memory that can store all of the configuration data. The size of the configuration data is variable. It is based on the amount of logic available in the FPGA, and the number of pre-initialized Embedded Block RAM (EBR) components. A MachXO3D design using the largest device, with every EBR pre-initialized with unique data values, and generated without compression turned on, requires the largest amount of storage.

Storing configuration data in the MachXO3D device internal Flash memory has special considerations. The Flash memory in the MachXO3D device provides three types of independent sectors to store the configuration data.
The first type of sector is dedicated for use in holding compressed configuration data, and is called Configuration Flash or CFG. There are two CFG sectors, CFG0 and CFG1, in the MachXO3D device. Each CFG0 and CFG1 sector can store a whole bitstream.

The second type of sector is called the User Flash Memory (UFM). There are four UFM sectors, UFM0, UFM1, UFM2, and UFM3, in the MachXO3D device. The UFM0 and UFM1 provide three different functions such as additional Configuration Flash storage for large configuration data images, storage for EBR contents, and use as general purpose Flash memory. For UFM2 and UFM3, they can only be used as general purpose Flash memory.

The third type of sector is the Feature Row.

Figure 4.3 shows the Flash memory space of a MachXO3D device. CFG0 and CFG1 have the same memory size. UFM0 and UFM1, likewise, have the same size. In this figure, M, N, O, and P represent the total page number for CFG0/1, UFM0/1, UFM2, and UFM3 respectively. Refer to Table 9.1 UFM Resources in MachXO3D Devices and Table 10.1 Configuration Flash Resources in MachXO3D Devices of the Using Hardened Control Functions in MachXO3D (FPGA-TN-02117) for their specific values in each MachXO3D device density.

Figure 4.3. Flash Memory Space of a MachXO3D Device
The Configuration Flash is, for most designs, large enough to store the compressed configuration data that is loaded into the SRAM configuration memory. However, as the amount of logic in the design increases, and the amount of pre-initialized EBR increases, the size of the configuration data also increases. The increase in size can cause the configuration data to overflow into the UFM sector. In the MachXO3D device, the configuration data in the CFG0 can only cross into the UFM0 while the configuration data in the CFG1 can only cross into the UFM1. It is also possible, but unlikely, that the configuration data can get too large for the internal Flash memory altogether. In the event configuration data grows too large to fit in the combined Configuration Flash/UFM memory space the design needs to be modified so that it is smaller, or an external configuration memory must be used. You can provide input to the software for generating the configuration data to allow or to prevent the overflow into the UFM.

Table 4.2 shows the maximum uncompressed bitstream sizes allowing you to select an SPI Flash.

### Table 4.2. Maximum Configuration Bits

<table>
<thead>
<tr>
<th>Device</th>
<th>Uncompressed Bitstream Size Without EBR</th>
<th>Uncompressed Bitstream Size With EBR</th>
<th>Maximum Internal Flash</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>MachXO3D-4300</td>
<td>0.93</td>
<td>1.02</td>
<td>0.80</td>
<td>Mb</td>
</tr>
<tr>
<td>MachXO3D-9400</td>
<td>2.11</td>
<td>2.54</td>
<td>2.0</td>
<td>Mb</td>
</tr>
</tbody>
</table>

### 4.10. Feature Row

The MachXO3D device includes a Feature Row to control FPGA resources. The Feature Row permits more flexibility in selecting the functions available for configuration, increasing the number of available I/O on the device, and eliminating the need of making changes to your hardware. Feature Row can be erased or programmed independently.

MachXO3D Feature Row is used to determine how the MachXO3D SRAM configuration memory is loaded. When Feature Row is erased, Feature Row sets its value back to Hardware (HW) Default Mode state. The contents of Feature Row are typically specified using the Diamond Spreadsheet View. They can also be manually modified using Programming File Utility under Tools > Feature Row Editor.
Figure 4.4. Feature Row Example
Functions controlled by the Feature Row and their default values for MachXO3 devices are shown in Table 4.3.

Table 4.3. MachXO3D Feature Row Elements

<table>
<thead>
<tr>
<th>Feature</th>
<th>SW Default Mode State (Programmed)</th>
<th>HW Default Mode State (Erased)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROGRAMN Persistence</td>
<td>Disabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>INITN Persistence</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>DONE Persistence</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>Custom IDCODE</td>
<td>0x00000000</td>
<td>0x00000000</td>
</tr>
<tr>
<td>TraceID™</td>
<td>00000000</td>
<td>00000000</td>
</tr>
<tr>
<td>Security¹</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>JTAG Port Persistence</td>
<td>Enabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>SSPI Port Persistence</td>
<td>Enabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>I²C Port Persistence</td>
<td>Disabled</td>
<td>Enabled</td>
</tr>
<tr>
<td>MSPI Port Persistence</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>I²C Programmable Primary Configuration Address¹, ³</td>
<td>yyyyxxxxxx00</td>
<td>1111000000</td>
</tr>
<tr>
<td>my_ASSP Enable</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>Password Enable</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>Password Enable All</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>UFM Password Enable</td>
<td>OFF</td>
<td>OFF</td>
</tr>
</tbody>
</table>

Notes:
1. Enabled/disabled using the CONFIG_SECURE preference.
2. y and x are user-programmable from iPexpresSTM.
3. 1111000001 is a reserved address when the device is erased.

It is strongly recommended that the Feature Row only be modified during development, and rarely, if ever, upgraded in the field. The reason for this recommendation is that the Feature Row is responsible for controlling the availability of the Configuration Ports. It is possible to cause active Configuration Ports to become unavailable, preventing future updates.

Changing the Feature Row can also prevent the MachXO3D device from configuring. The PROGRAMN, INITN, and DONE control and status pins are enabled and disabled using the Feature Row. The PROGRAMN input pin may be recovered for use as a general purpose I/O. Erasing Feature Row state causes the PROGRAMN input to act as PROGRAMN, not as a general purpose I/O. If the general purpose I/O is driven active low, the MachXO3D device is never allowed to complete its configuration process.

Feature Row settings are specified using the Diamond Spreadsheet View, which allows you to edit the configuration settings for the MachXO3D device, and then save your settings in the Lattice Preference File (LPF). These settings are applied to the MachXO3D device configuration data during the Map, Place, and Route build phases. Alternately, the Feature Row of a device can be modified using the Program Feature Row utility in Diamond Programmer.

Key Features:
- Not intended to be modified in the field; only for development.
- Change in Feature Row settings may cause active configuration ports to become unavailable.
- Can be altered using Diamond Spreadsheet View.
- Can be programmed under Program Feature Row in Diamond Programmer.
4.11. Lock Bits and Lock Control Policy

MachXO3D devices contain security bits that, when set, can control the access of the SRAM configuration and Flash spaces. The MachXO3D device provides read, program, and erase permission control for each Flash sector, as well as the SRAM.

To support this, three security bits are deployed in each sector: SEC_PROG, SEC_READ, and SEC_ERASE. Once the bit is set, the corresponding operation, which is read, program, or erase, is prohibited. For the SRAM, once the SEC_PROG is set, beside blocking the configuration of the SRAM with the external configuration ports (JTAG, SSPI, and I²C), it also stops the Master SPI interface from booting the device from external SPI FLASH PROM. This means that the device can only be booted up from internal Flash Configuration Memory.

MachXO3D device also provides Hard Lock and Soft Lock modes for flexibility of permission control. In Soft Lock mode, access from user logic through the internal WISHBONE bus is not prohibited. This applies even if lock control bits are set for the external configuration ports (JTAG, SSPI and I²C). Also, user logic can alter the shadow register of access control bits to allow external configuration ports (JTAG, SSPI and I²C) to access Flash memory. In Hard Lock mode, access from both the external configuration ports and the internal WISHBONE bus is prohibited. Also, user logic cannot alter the status of access control bits. SEC_HLOCK bit is used to choose between Soft Lock and Hard Lock modes.

With the different combination of the four security bits mentioned above, different policies can be created for each Flash sector and the SRAM. Table 4.3 shows seven policies. Each line stands for one policy. 1 means Locked, and 0 means Unlocked. Polices shown in Table 4.4 are for reference purpose only. They are not limited to those listed. Desired policies must be set into the device using these four security bits. Take one example as Policy 6: SEC_HLOCK is set, so neither the external configuration ports nor the internal Wishbone bus can access and change the policy security bits. And since SEC_PROG, SEC_READ and SEC_ERASE are all set, neither external configuration ports nor the internal WISHBONE bus can do anything to the Flash.

Table 4.3. MachXO3D Device Security Lock Control Bits

<table>
<thead>
<tr>
<th>Mode</th>
<th>Policy #</th>
<th>Security Bits In Lock Policy Row for Each Sector</th>
<th>External CFG Port</th>
<th>Internal WISHBONE Bus</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>SEC_HLOCK</td>
<td>SEC_READ</td>
<td>SEC_PROG</td>
</tr>
<tr>
<td>No Security</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Soft Lock</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Hard Lock</td>
<td>4</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Notes:
1. Accessible, but may be altered through WISHBONE bus.
2. Accessible.
3. Not accessible, but may be altered through WISHBONE bus.

A typical usage in Golden/Update image policy is:
1. Golden Image 0: It is hard locked as using policy 6.
2. User Working Image 1: It is soft locked as using policy 3.
3. To update Image 1, the command from the external configuration port is passed to the soft IP in the fabric. The fabric security IP validates and authenticates the external port lock/unlock request. If authenticated, the fabric uses the internal WISHBONE bus to unlock Image 1.
4. After successful update and Image 1 passes the audit, the external configuration port can request the fabric IP to relock Image 1 to prevent it from being updated by any external activity.

The MachXO3D device also provides a set of permission control settings to disable access from the separate external configuration ports, such as JTAG, Slave SPI and Slave I²C. These configuration ports support both Hard Lock and Soft
Lock modes. Each port has its control bits. Any command or part of commands sent by these ports can be blocked with the settings of the control bits.

All MachXO3D security lock control bits can be set through the external configuration port using the Diamond Programmer tool or through the internal WISHBONE bus using user logic.

### 4.12. `sysCONFIG` Ports

<table>
<thead>
<tr>
<th>Interface</th>
<th>Port</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>JTAG</td>
<td>JTAG</td>
<td>4-wire or 5-wire JTAG Interface</td>
</tr>
<tr>
<td>sysCONFIG</td>
<td>SSPI</td>
<td>Slave Serial Peripheral Interface (SPI)</td>
</tr>
<tr>
<td></td>
<td>MSPI</td>
<td>Master Serial Peripheral Interface (SPI)</td>
</tr>
<tr>
<td></td>
<td>I^2C</td>
<td>Inter-integrated Circuit (I^2C) Interface</td>
</tr>
<tr>
<td>Internal</td>
<td>WISHBONE Internal</td>
<td>WISHBONE bus interface</td>
</tr>
</tbody>
</table>

### 4.13. `sysCONFIG` Pins

The MachXO3D device provides a set of `sysCONFIG` I/O pins that you can use to program and configure the FPGA. The `sysCONFIG` pins are grouped together to create ports JTAG, SSPI, I^2C, and MSPI that are used to interact with the FPGA for programming, configuration, and access of resources inside the FPGA. The `sysCONFIG` pins in a configuration port group may be active, and used for programming the FPGA. Or, they can be reconfigured to act as general purpose I/O.

Recovering the configuration port pins for use as general purpose I/O requires you to adhere to the following guidelines:

- You must disable the unused port. You can accomplish this by using the Diamond Spreadsheet View’s Global Preferences tab. Each configuration port is listed in the `sysCONFIG` options tree.
- You must prevent external logic from interfering with device programming. Make sure that recovered `sysCONFIG` pins are not asserted when the MachXO3D device is in Feature Row HW Default Mode state. One example is driving PROGRAMN with an active low signal after the MachXO3D device is in Feature Row HW Default Mode state. Failure to reprogram the Feature Row with PROGRAMN disabled prevents the FPGA from configuring and entering user mode.
- Use care when using JTAGENB to selectively enable and disable the JTAG port. Any external logic connected to the JTAG I/O must not contend with the JTAG programming port.

Table 4.5 lists the default state of the shared `sysCONFIG` pins. An HW default Mode Feature Row device has the JTAG, SPI Slave and I^2C ports enabled. Upon entry to user mode, the MachXO3D device, the default state of the SSPI, and I^2C `sysCONFIG` pins become general purpose I/O. This means you lose the ability to program the MachXO3D device using I^2C when using the default `sysCONFIG` port settings. To retain the I^2C `sysCONFIG` pins in user mode, be sure to enable them using the Diamond Spreadsheet View editor.

Unless specified otherwise, the `sysCONFIG` pins are powered by the VCCIO0 voltage. It is crucial you take this into consideration when provisioning other logic attached to Bank 0.

The function of each `sysCONFIG` pin is described in detail in Table 4.5 and Table 4.6.
Table 4.5. Default State of the sysCONFIG Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Associated sysCONFIG Port</th>
<th>Pin Function in Feature Row Erased Mode (Configuration/HW Default Mode)</th>
<th>Pin Direction (Configuration Mode)</th>
<th>Default Function in User Mode (SW Default Mode)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROGRAMN</td>
<td>SDM</td>
<td>PROGRAMN</td>
<td>Input with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>INITN</td>
<td>SDM</td>
<td>I/O</td>
<td>I/O with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>DONE</td>
<td>SDM</td>
<td>I/O</td>
<td>I/O with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>MCLK/CCLK</td>
<td>SSPI/MSPI</td>
<td>SSPI</td>
<td>Input with weak pull up</td>
<td>SSPI</td>
</tr>
<tr>
<td>SN</td>
<td>SSPI/MSPI</td>
<td>SSPI</td>
<td>Input with weak pull up</td>
<td>SSPI</td>
</tr>
<tr>
<td>SI/SISPI/D0</td>
<td>SSPI/MSPI*</td>
<td>SSPI</td>
<td>Input</td>
<td>SSPI</td>
</tr>
<tr>
<td>SO/SPISO/D1</td>
<td>SSPI/MSPI*</td>
<td>SSPI</td>
<td>Output</td>
<td>SSPI</td>
</tr>
<tr>
<td>CSSPIN</td>
<td>MSPI</td>
<td>I/O</td>
<td>I/O with weak pull up</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>SCL/D2</td>
<td>IIC*</td>
<td>IIC</td>
<td>Bidirectional</td>
<td>User-defined I/O</td>
</tr>
<tr>
<td>SDA/D3</td>
<td>IIC</td>
<td>IIC</td>
<td>Bidirectional</td>
<td>User-defined I/O</td>
</tr>
</tbody>
</table>

*Note: SI/SISPI/D0 and SO/SPISO/D1 are used for Dual MSPI read mode. SI/SISPI/D0, SO/SPISO/D1, SCL/D2, and SDA/D3 are used for Quad MSPI read mode.

Table 4.6. sysCONFIG Port Default Settings in Diamond

<table>
<thead>
<tr>
<th>sysConfig Port</th>
<th>Diamond Default*</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDM_PORT</td>
<td>DISABLE</td>
</tr>
<tr>
<td>SLAVE_SPI_PORT</td>
<td>ENABLE</td>
</tr>
<tr>
<td>I2C_PORT</td>
<td>DISABLE</td>
</tr>
<tr>
<td>MASTER_SPI_PORT</td>
<td>DISABLE</td>
</tr>
<tr>
<td>JTAG_PORT</td>
<td>ENABLE</td>
</tr>
</tbody>
</table>

*Note: This default setting can be modified in the Diamond Spreadsheet View, Global Preferences tab.

4.13.1. Self Download Port Pins

PROGRAMN

The PROGRAMN is an input used to configure the FPGA. The PROGRAMN pin, when enabled, is sensitive to a high-to-low transition, and has an internal weak pull-up. When PROGRAMN is asserted low, the FPGA exits user mode and starts a device configuration sequence at the Initialization phase, as described earlier. Holding the PROGRAMN pin low prevents the MachXO3D device from leaving the Initialization phase. The PROGRAMN has a minimum pulse width assertion period, \( t_{\text{PRGM}} \) (Figure 4.6), for it to be recognized by the FPGA. You can find this minimum time in the sysCONFIG Timing Specification section of the MachXO3D Family Data Sheet (FPGA-DS-02026).

Be aware of the following special cases when the PROGRAMN pin is active:

- If the device is currently being programmed via JTAG, then PROGRAMN is ignored until the JTAG mode programming sequence is complete.
- Toggling the PROGRAMN pin during device configuration interrupts the process and restarts the configuration cycle.
- Asserting PROGRAMN on a device in Feature Row HW Default Mode state disables the SSPI and I2C ports. Start SSPI or I2C programming operations after PROGRAMN is deasserted.
- PROGRAMN is active during power-up, even when it is reserved as a general purpose I/O. Do not allow any input signal attached to PROGRAMN to transition from high to low at a frequency greater than the VCC (min) to INITN rising edge time period. High to low PROGRAMN assertions more frequently prevent the MachXO3D device from configuring, causing the FPGA to remain in a continuous RESET condition. See Figure 4.5.
INITN
The INITN pin is a bidirectional open-drain control pin. It has the following functions:

- After power is applied, after a PROGRAMN is asserted, or after a REFRESH command is transmitted, INITN goes low to indicate the SRAM configuration memory is being erased. The low time assertion is specified with the \( t_{I/N/L} \) parameter.
- After the \( t_{I/N/L} \) time period elapses, the INITN pin is deasserted, that is active high, to indicate that the MachXO3D device is ready for its configuration bits. The MachXO3D device begins loading configuration data from either the internal Flash or an external SPI Flash.
- INITN can be asserted low by an external agent before the \( t_{I/N/L} \) time period elapses to prevent the FPGA from reading configuration bits. This is useful when there are multiple programmable devices chained together. The programmable device with the longest \( t_{I/N/L} \) time can hold all other devices in the chain from starting to get data until it is ready itself.
- The last function provided by INITN is to signal an error during the time configuration data is being read. Once \( t_{I/N/L} \) elapses and the INITN pin goes high, any subsequent INITN assertion signals that an error is detected by the MachXO3D device during configuration.

The following conditions cause INITN to become active, indicating the Initialization state is active:

- Power is applied
- PROGRAMN falling edge occurs
- The IEEE 1532 REFRESH command is sent using a slave configuration port (JTAG, SSPI or \( I^2C \))

If the INITN pin is asserted due to an error condition, the error can be cleared by correcting the configuration bitstream and forcing the FPGA into the Initialization state.
The INITN pin of a MachXO3D device is not visible external to the device when in the Feature Row HW Default Mode state. The INITN pin, when in this mode, is pulled high by default. The INITN behavior described in Figure 4.7 is only visible outside the MachXO3D device when the INITN pin is enabled.

The INITN can be recovered as a general purpose I/O. By default, the INITN pin is disabled. You can use the Diamond Spreadsheet View to enable it.

If an error is detected when reading the bitstream, INITN goes low. The internal DONE bit is not set. The DONE pin stays low, and the device does not wake up. The device fails the configuration when the following happens:

- The bitstream CRC error is detected
- The invalid command error detected
- A time out error is encountered when loading from the on-chip Flash
- The program done command is not received when the end of on-chip SRAM configuration or on-chip Flash memory is reached

**DONE**

The DONE pin is a bidirectional open drain with a weak pull-up that signals the FPGA is in user mode. DONE is first able to indicate entry into user mode only after an internal DONE bit is asserted. The internal DONE bit defines the beginning of the FPGA wake-up state.

The DONE output pin is controlled by the SDM_PORT configuration parameter that is modified in the Diamond Spreadsheet View. By default, the DONE pin is a general purpose I/O when the MachXO3D device is in the Feature Row HW Default Mode state. The default mode causes the MachXO3D device to automatically sequence through the wake-up sequence after the internal DONE bit is asserted. The FPGA does not stall waking up waiting for the DONE pin to be asserted high.

The FPGA can be held from entering user mode indefinitely by having an external agent keep the DONE pin asserted low. In order to use DONE to stall entering user mode, the SDM_PORT must enable the DONE I/O, and the FPGA Feature Row must be programmed. This feature is supported in Diamond 3.5 and later. Earlier versions of Diamond do not enable the stall feature when SDM_PORT enables DONE I/O. A common reason for keeping DONE driven low is to allow multiple FPGAs to be completely configured. As each FPGA reaches the DONE state, it is ready to begin operation. The last FPGA to configure can cause all FPGAs to start in unison.

The DONE pin drives low in tandem with the INITN pin when the FPGA enters Initialization mode. As described earlier, this condition happens when power is applied, PROGRAMN is asserted, or an IEEE 1532 REFRESH command is received via an active configuration port.

Sampling the DONE pin is a way for an external device to tell if the FPGA configuration is complete. However, when using IEEE 1532 JTAG to configure SRAM the DONE pin is driven by a boundary scan cell, so the state of the DONE pin has no meaning during IEEE 1532 JTAG configuration. Once configuration is complete, the DONE pin takes on the behavior defined by the SDM_PORT setting in the Feature Row. The DONE pin is also pulled high when the FPGA is in the Feature Row HW Default Mode state. This behavior can make a part appear to be successfully configured to other logic monitoring the DONE pin.
4.13.2. Master and Slave SPI Configuration Port Pins

Table 4.7. Master SPI Configuration Port Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Function</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK/CCLK</td>
<td>MCLK</td>
<td>Output with weak pull-up</td>
<td>Master clock used to time data transmission/reception from the MachXO3D configuration logic to a slave SPI PROM. A 1 kΩ pull-up resistor is recommended on MCLK when master SPI configuration port is enabled.</td>
</tr>
<tr>
<td>CSSPIN</td>
<td>CSSPIN</td>
<td>Output</td>
<td>Chip select used to enable an external SPI PROM containing configuration data.</td>
</tr>
<tr>
<td>SI/SISPI/D0</td>
<td>SISPI, D0</td>
<td>Output/Input</td>
<td>SISPI carries output data from the MachXO3D configuration logic to the slave SPI PROM.</td>
</tr>
<tr>
<td>SO/SPISO/D1</td>
<td>SPISO, D1</td>
<td>Input</td>
<td>SPISO carries output data from the slave SPI PROM to the MachXO3D configuration logic.</td>
</tr>
<tr>
<td>D2</td>
<td>D2</td>
<td>Input</td>
<td>Data input from SPI Flash in QUAD read mode.</td>
</tr>
<tr>
<td>D3</td>
<td>D3</td>
<td>Input</td>
<td>Data input from SPI Flash in QUAD read mode.</td>
</tr>
<tr>
<td>SN</td>
<td>SN, I/O</td>
<td>Input</td>
<td>MachXO3D Configuration Logic slave SPI chip select input. Pull high externally whenever the MSPI port is active.</td>
</tr>
</tbody>
</table>

Table 4.8. Slave SPI Configuration Port Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Function</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK/CCLK</td>
<td>CCLK</td>
<td>Input with weak pull-up</td>
<td>Clock used to time data transmission/reception from an external SPI master device to the MachXO3D Configuration Logic.</td>
</tr>
<tr>
<td>SI/SISPI/D0</td>
<td>SI</td>
<td>Input</td>
<td>SI carries output data from the external SPI master to the MachXO3D Configuration Logic.</td>
</tr>
<tr>
<td>SO/SPISO/D1</td>
<td>SO</td>
<td>Output</td>
<td>SO carries output data from the MachXO3D configuration logic to the external SPI master.</td>
</tr>
<tr>
<td>SN</td>
<td>SN</td>
<td>Input with weak pull-up</td>
<td>MachXO3D configuration logic slave SPI chip select input. SN is an active low input.</td>
</tr>
</tbody>
</table>

**MCLK/CCLK**

The MCLK/CCLK, when active, are clocks used to sequentially load the configuration data for the FPGA. The pin functions as follows:

- The MachXO3D MCLK/CCLK pin’s default state in the Feature Row HW Default Mode state acts as the configuration clock, CCLK. This allows an external SPI master controller to program the MachXO3D device. The maximum CCLK frequency and the data setup/hold parameters are found in the sysCONFIG Port Timing Specifications of the MachXO3D Family Data Sheet (FPGA-D5-02026). The Feature Row must be configured to enable the Slave SPI Port if you want to use the port to reprogram the MachXO3D device after it enters the user mode.

- The MCLK/CCLK pin functions as a Master Clock (MCLK) when the MachXO3D device is configured in Dual Boot or External Boot mode. A 1 kΩ pull-up resistor is recommended when using these modes. The MCLK becomes an output and provides a reference clock for an SPI Flash attached to the MachXO3D device Master SPI Configuration port. MCLK actively drives until all of the configuration data are received. When the MachXO3D device enters user mode the MCLK output tri-states. This allows the MCLK to become a general purpose I/O. The MCLK is reserved for use, in most post-configuration applications, as the reference clock for performing memory transactions with the external SPI PROM.

- The MachXO3D device generates MCLK from an internal oscillator. The initial frequency of the MCLK is nominally 2.08 MHz. The MCLK frequency can be altered using the MCCLK_FREQ parameter. You can select the MCCLK_FREQ using the Diamond Spreadsheet View. For a complete list of the supported MCLK frequencies, see Table 4.9.
During the initial stages of device configuration, the frequency value specified using MCCLK_FREQ is loaded into the FPGA. Once the MachXO3D device accepts the new MCLK_FREQ value, the MCLK output begins driving the selected frequency. When selecting the MCLK_FREQ, make sure that you do not exceed the frequency specification of your configuration memory, or of your PCB. Review the MachXO3D device AC specifications in the MachXO3D Family Data Sheet (FPGA-DS-02026) when making MCLK_FREQ decisions.

### SN

The SN pin is the Slave SPI ports chip select. An external SPI bus master asserts the SN pin active low to perform actions using the MachXO3D device programming and configuration logic. The SN pin is available when the MachXO3D device is in the Feature Row HW Default Mode state, and in user mode when the Slave SPI port is set to the ENABLE setting. The SN pin is a general purpose I/O in user mode when the Slave SPI port is set to the DISABLE setting.

Proper operation of the MachXO3D device depends upon maintaining the SN pin in the correct state:

- **SN must be deasserted (that is, held high) when configuring using Master SPI mode**
- **SN must be deasserted when the MachXO3D device is in user mode**
- **SN must be deasserted when accessing the configuration logic in the MachXO3D device using I²C**
- **When SN is asserted, CSSPIN must be deasserted. Deasserting CSSPIN places the shared SPI pins into a high impedance state.**
  - The Master SPI port and the Slave SPI port share three common pins, SI/SISPI, SO/SPISO, and MCLK/CCLK. The MachXO3D device permits both ports to be available at the same time. They are not permitted to be accessed at the same time. The Slave SPI and the Master SPI port must be time multiplexed when both ports are enabled.

Lattice recommends the SN pin be pulled high externally to augment the weak internal pull-up.

### CSSPIN

The CSSPIN pin is an active low chip select used by the Master SPI Configuration Mode to enable an external SPI Flash. When the MachXO3D device is programmed to configure in either External or Dual Boot mode the CSSPIN pin is asserted to the attached SPI Flash. The MachXO3D device asserts CSSPIN until all configuration data bytes are loaded, at which time the CSSPIN enters a high impedance state.

When the MachXO3D device is in the Feature Row HW Default Mode state the CSSPIN is a general purpose I/O with a weak pulldown. It must have an external pull-up resistor when the External and Dual Boot configuration modes are used. CSSPIN must ramp in tandem with the SPI PROM VCC input. It remains a general purpose I/O when the FPGA enters user mode. You must ENABLE the Master SPI port to reserve CSSPIN for use by the internal SPI Master logic.

When configuring from an external SPI Flash, ensure that the SPI Flash VCC and the MachXO3D VCCIO2 are at the same level. Ensure that the SPI Flash VCC is at the recommended operating level.

Some SPI PROM manufacturers require the chip select input of the PROM ramp in unison to the PROMs VCC rail. The CSSPIN pin, by default, has a weak pull-down resistor internally. Adding a 4.7 kΩ to 10 kΩ pull-up resistor to the CSSPIN pin on the MachXO3D device is recommended.

### Table 4.9. MachXO3D MCLK Valid Frequencies (MHz)

<table>
<thead>
<tr>
<th>MCLK Frequency (MHz)</th>
<th>2.08</th>
<th>9.17</th>
<th>33.25</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>2.46</td>
<td>10.23</td>
<td>38.00</td>
</tr>
<tr>
<td></td>
<td>3.17</td>
<td>13.30</td>
<td>44.33</td>
</tr>
<tr>
<td></td>
<td>4.29</td>
<td>14.78</td>
<td>53.20</td>
</tr>
<tr>
<td></td>
<td>5.54</td>
<td>20.46</td>
<td>66.50</td>
</tr>
<tr>
<td></td>
<td>7.00</td>
<td>26.60</td>
<td>88.67</td>
</tr>
<tr>
<td></td>
<td>8.31</td>
<td>29.56</td>
<td>133.00</td>
</tr>
</tbody>
</table>

The SN pin is the Slave SPI ports chip select. An external SPI bus master asserts the SN pin active low to perform actions using the MachXO3D device programming and configuration logic. The SN pin is available when the MachXO3D device is in the Feature Row HW Default Mode state, and in user mode when the Slave SPI port is set to the ENABLE setting. The SN pin is a general purpose I/O in user mode when the Slave SPI port is set to the DISABLE setting.

Proper operation of the MachXO3D device depends upon maintaining the SN pin in the correct state:

- **SN must be deasserted (that is, held high) when configuring using Master SPI mode**
- **SN must be deasserted when the MachXO3D device is in user mode**
- **SN must be deasserted when accessing the configuration logic in the MachXO3D device using I²C**
- **When SN is asserted, CSSPIN must be deasserted. Deasserting CSSPIN places the shared SPI pins into a high impedance state.**
  - The Master SPI port and the Slave SPI port share three common pins, SI/SISPI, SO/SPISO, and MCLK/CCLK. The MachXO3D device permits both ports to be available at the same time. They are not permitted to be accessed at the same time. The Slave SPI and the Master SPI port must be time multiplexed when both ports are enabled.

Lattice recommends the SN pin be pulled high externally to augment the weak internal pull-up.

### CSSPIN

The CSSPIN pin is an active low chip select used by the Master SPI Configuration Mode to enable an external SPI Flash. When the MachXO3D device is programmed to configure in either External or Dual Boot mode the CSSPIN pin is asserted to the attached SPI Flash. The MachXO3D device asserts CSSPIN until all configuration data bytes are loaded, at which time the CSSPIN enters a high impedance state.

When the MachXO3D device is in the Feature Row HW Default Mode state the CSSPIN is a general purpose I/O with a weak pulldown. It must have an external pull-up resistor when the External and Dual Boot configuration modes are used. CSSPIN must ramp in tandem with the SPI PROM VCC input. It remains a general purpose I/O when the FPGA enters user mode. You must ENABLE the Master SPI port to reserve CSSPIN for use by the internal SPI Master logic.

When configuring from an external SPI Flash, ensure that the SPI Flash VCC and the MachXO3D VCCIO2 are at the same level. Ensure that the SPI Flash VCC is at the recommended operating level.

Some SPI PROM manufacturers require the chip select input of the PROM ramp in unison to the PROMs VCC rail. The CSSPIN pin, by default, has a weak pull-down resistor internally. Adding a 4.7 kΩ to 10 kΩ pull-up resistor to the CSSPIN pin on the MachXO3D device is recommended.
SI/SISPI
The SI/SISPI is a dual function bidirectional pin. The direction depends upon whether a Master or Slave mode is active. The SI/SISPI is an input data pin when using the Slave SPI mode and is an output data pin when using the Master SPI mode. In Master SPI mode, the MachXO3D device drives SI/SISPI until all configuration data bytes are loaded, at which time the SI/SISPI enters a high impedance state.

At least one of the sysCONFIG preferences, SLAVE_SPI_PORT or MASTER_SPI_PORT, must be set to ENABLE to preserve this pin as SI/SISPI and allow access to the SPI interface.

SO/SPISO
The SO/SPISO pin is a dual function bidirectional pin. The direction depends upon whether a Master or Slave mode is active. The SO/SPISO is an input data pin when using the Master SPI mode and is an output data pin when using the Slave SPI mode.

At least one of the sysCONFIG preferences, SLAVE_SPI_PORT or MASTER_SPI_PORT, must be set to ENABLE to preserve this pin as SO/SPISO and allow access to the SPI interface.

4.13.3. I2C Configuration Port Pins
SCL
The MachXO3D device provides an I2C configuration port. The SCL is the I2C Serial Clock pin, and is used to initiate and time transactions on the I2C bus. It is a bidirectional, open-drain signal that is an output when the MachXO3D I2C controller is mastering transactions on the bus, and is an input when an external I2C master is accessing resources inside the MachXO3D device. SCL requires an external pull-up resistor to operate.

The SCL pin is available when the MachXO3D device is in the Feature Row HW Default Mode state. You must ENABLE the I2C_PORT and instantiate the EFB for the I2C port to continue to be available in user mode (see the I2C Configuration Mode section for details). The SCL pin becomes a general purpose I/O if you do not set to ENABLE the I2C_PORT.

SDA
The SDA pin is the I2C serial data input/output pin. It is bidirectional, open-drain, and requires an external pull-up resistor to operate. The pin changes direction dynamically during data transactions on the I2C bus. The current state depends on the current bus master and the operation being performed by that master.

The SDA pin is available when the MachXO3D device is in the Feature Row HW Default Mode state. You must ENABLE the I2C_PORT and instantiate the EFB if you want the I2C port to continue to be available in user mode (see the I2C Configuration Mode section for details). The SDA pin becomes a general purpose I/O if you do not set to ENABLE the I2C_PORT.

4.13.4. JTAG Configuration Port Pins
The JTAG pins provide a standard IEEE 1149.1 Test Access Port (TAP). The JTAG port is the only configuration port on the MachXO3D device that is capable of performing configuration, programming, and multi-device configuration functions. Programming and configuration over the JTAG port uses IEEE 1532 compliant commands. In addition to the IEEE 1532 capabilities, the MachXO3D device provides all of the mandatory IEEE 1149.1 Test Access Port commands allowing printed circuit board assembly verification.

The JTAG port is enabled by default when the MachXO3D device is in the Feature Row HW Default Mode state. Like all of the other configuration port pins the JTAG pins can become general purpose I/O. Unlike the other ports, the default state for the JTAG port is to remain active in user mode, that is, in ENABLE state. The JTAG pins can be recovered to be general purpose I/O by setting the JTAG_PORT preference to the DISABLE state. It is recommended the JTAG port remain dedicated programming pins.

The JTAG port, when set to DISABLE state, enables the JTAGENB input. JTAGENB permits the JTAG pins to be multiplexed. Asserting JTAGENB high causes the JTAG pins to take on the IEEE 1149.1 personality. De-asserting JTAGENB, that is, driven low causes the JTAG port pins to become general purpose I/O. Design the JTAG port circuitry carefully when taking advantage of JTAG port pin multiplexing. Avoid bus contention between logic attached to the JTAG port.

©2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
When the device is programmed through IEEE 1149.1 control, the sysCONFIG programming pins, such as DONE, cannot be used to determine programming progress. This is because the state of the boundary scan cell drives the pin, per the IEEE JTAG standard, rather than normal internal logic.

### Table 4.10. JTAG Port Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Pin Function (Configuration Mode)</th>
<th>Pin Direction (Configuration Mode)</th>
<th>Default Function (User Mode)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TDI</td>
<td>TDI</td>
<td>Input with weak pull-up</td>
<td>TDI</td>
</tr>
<tr>
<td>TDO</td>
<td>TDO</td>
<td>Output with weak pull-up</td>
<td>TDO</td>
</tr>
<tr>
<td>TCK</td>
<td>TCK</td>
<td>Input</td>
<td>TCK</td>
</tr>
<tr>
<td>TMS</td>
<td>TMS</td>
<td>Input with weak pull-up</td>
<td>TMS</td>
</tr>
<tr>
<td>JTAGENB</td>
<td>I/O</td>
<td>Input/output with weak pull-down</td>
<td>I/O</td>
</tr>
</tbody>
</table>

**TDO**

The Test Data Output (TDO) pin is used to shift out serial test instructions and data. When TDO is not being driven by the internal circuitry, the pin is in a high impedance state. The only time TDO is not in a high impedance state is when the JTAG state machine is in the Shift IR or Shift DR state. This pin should be wired to TDO of the JTAG connector, or to TDI of a downstream device in a JTAG chain. An internal pull-up resistor on the TDO pin is provided. The internal resistor is pulled up to VCCIO Bank 0.

**TDI**

The Test Data Input (TDI) pin is used to shift in serial test instructions and data. This pin should be wired to TDI of the JTAG connector, or to TDO of an upstream device in a JTAG chain. An internal pull-up resistor on the TDI pin is provided. The internal resistor is pulled up to VCCIO Bank 0.

**TMS**

The Test Mode Select (TMS) pin is an input pin that controls the progression through the 1149.1 compliant state machine states. The TMS pin is sampled on the rising edge of TCK. The JTAG state machine remains in or transitions to a new TAP state depending on the current state of the TAP, and the present state of the TMS input. An internal pull-up resistor is present on TMS per the JTAG specification. The internal resistor is pulled to the VCCIO of Bank 0.

**TCK**

The test clock pin (TCK) provides the clock used to time the other JTAG port pins. Data is shifted into the instruction or data registers on the rising edge of TCK and shifted out on the falling edge of TCK. The TAP is a static design permitting TCK to be stopped in either the high or low state. The maximum input frequency for TCK is specified in the DC and Switching Characteristics section of MachXO3D Family Data Sheet (FPGA-DS-02026). The TCK pin does not have a pull-up. An external pull-down resistor of 4.7 kΩ is recommended to avoid inadvertently clocking the TAP controller as power is applied to the MachXO3D device.

**JTAGENB**

The JTAG ENABLE pin, also known as the IEEE 1149.1 conformance pin, is an input pin that can be used to multiplex the JTAG port. The JTAGENB pin is only active in user mode. The JTAGENB pin is a user I/O while the JTAG port is in the ENABLE state. Figure 4.8 shows the default behavior of the JTAG port of a MachXO3D device.

![Figure 4.8. Default JTAG Port with JTAG_PORT = ENABLE](image-url)
The JTAG port can become general purpose I/O by setting the JTAG_PORT preference in the Diamond Spreadsheet View to the DISABLE state. When the JTAG port is in the DISABLE state, the JTAGENB pin becomes a dedicated input. Driving the JTAGENB low disables the JTAG port and the four JTAG pins become general purpose I/O. Driving the JTAGENB input high enables the JTAG port. Figure 4.9 shows JTAG port behavior under the control of the JTAGENB.

![JTAG Port Behavior with JTAG_PORT = DISABLE](image)

It is critical that the external logic attached to the JTAG I/O pins does not contend with a JTAG programming system when using the JTAGENB feature. The external logic must ignore any JTAG transactions performed by an external programming system.

Lattice parallel port or USB download cables provide an output called ispEN. The ispEN signal can be attached to the JTAGENB input to control the availability of the JTAG port. An alternate mechanism to control the JTAGENB input is to use a shunt that can be installed or removed as required.
5. Configuration Modes

The MachXO3D device provides multiple options for loading the configuration SRAM from a non-volatile memory. The previous section describes the physical interface necessary to interact with the MachXO3D device configuration logic. This section focuses on describing the functionality of each of the different configuration modes. Descriptions of important settings required in the Diamond Spreadsheet View are also discussed.

5.1. SDM Mode

The advantages of Self Download Configuration Mode (SDM) include:

- **Speed:** The MachXO3D device is ready to run in a few milliseconds depending on the density of the device.
- **Security:** The configuration data is never seen outside the device during the load to SRAM. You can prevent the internal memory from being read.
- **Reduced cost:** There is no need to purchase a PROM specifically reserved for programming the MachXO3D device.
- **Reduced board space:** Elimination of an external PROM allows your board to be smaller.

The MachXO3D device retrieves the configuration data from the internal Flash, CFG0 or CFG1, when it is using Self Download Mode. To set the MachXO3D device operation using the SDM Configuration Mode, you must:

- Store the entire configuration data in CFG0 or CFG1.
- Set the preference as shown in Table 5.1.

Table 5.1. SDM Configuration Software Settings

<table>
<thead>
<tr>
<th>Preference</th>
<th>Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONFIGURATION</td>
<td>CFG</td>
</tr>
<tr>
<td>PRIMARY_BOOT</td>
<td>IMAGE_0</td>
</tr>
<tr>
<td>SECONDARY_BOOT</td>
<td>NONE</td>
</tr>
</tbody>
</table>

SDM is triggered when power is applied, a REFRESH command is received, or by asserting the PROGRAMN pin. Self-Download Mode cannot be used when the Configuration Memory overflow occurs. MSPI configuration Mode must be used in the event of the Memory overflow.

5.2. Master SPI (MSPI) Configuration Mode

Master SPI (MSPI) Configuration Mode is the only other self-controlled configuration mode available to the MachXO3D device. When the MachXO3D device has the MSPI Configuration Mode enabled it is able to automatically retrieve the configuration data from an externally attached SPI Flash. The MSPI configuration port is not available when the MachXO3D device is in the Feature Row HW Default Mode state. Lattice recommends having a secondary configuration port available, one that is active when the MachXO3D device is in Feature Row HW Default Mode state, which allows you to recover the MachXO3D device in the event of a programming error.

To ensure that the MachXO3D device operates correctly using the MSPI Configuration Mode, make sure that:

- The POR of the SPI Flash device is lower than the POR of the MachXO3D device, or the SPI Flash must be powered first.
- SPI Flash Fmax is greater than the MachXO3D MCLK Fmax.
- Board routing requirements to ensure the MachXO3D device setup and hold time parameters are met.
Refer to MachXO3D Family Data Sheet (FPGA-DS-02026) for detailed setup and hold time information.
If the SPI Flash POR is higher than the MachXO3D POR and has a slow ramp, what happens by default is listed below:
1. MachXO3D device powers up.
2. MachXO3D device begins toggling MCLK.
3. The preamble from the SPI Flash does not return because its POR level is not met.
4. MachXO3D device times out because it fails to get the preamble in time and the boot up likewise fails.
   In this case, you can increase preamble timer up to about 126 ms to avoid this issue. Further, if the maximum timer is not enough to delay the preamble detection, we can enable the preamble retry count up to 3. Usually with these methods, it can read the preamble after the SPI Flash device is ready. If the preamble retry does not work in the worst case, following are some workaround solutions:
   - Processor to hold INITN
   - Processor to hold PROGRAMN
   - RC delay to INITN as shown in Figure 5.1.

![Figure 5.1. RC Delay](image)

**Table 5.2. Master SPI Port**

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK(^1)</td>
<td>Clock output from the MachXO3D device configuration logic and SPI master controller. Connect MCLK to the SCLK input of the Slave SPI device.</td>
</tr>
<tr>
<td>CSSPIN(^2)</td>
<td>Chip select output from the MachXO3D device configuration logic to the slave SPI Flash holding configuration data for the MachXO3D device.</td>
</tr>
<tr>
<td>SISPI/D0</td>
<td>Serial Data output from the MachXO3D device to the slave SPI SI input. Or data input in DUAL and QUAD read mode.</td>
</tr>
<tr>
<td>SPISO/D1</td>
<td>Serial Data input to the MachXO3D device configuration logic from the slave SPI SO output. Or data input in DUAL and QUAD read mode.</td>
</tr>
<tr>
<td>D2</td>
<td>Data input from SPI Flash in QUAD read mode.</td>
</tr>
<tr>
<td>D3</td>
<td>Data input from SPI Flash in QUAD read mode.</td>
</tr>
</tbody>
</table>

**Notes:**
1. Use 1 kΩ pull-up resistor.
2. Use 4.7 kΩ pull-up resistor.

**Table 4.2** provides information about the amount of memory needed for MachXO3D device configuration data by device density. The MachXO3D device supports both the standard read with the 03 hex Read Opcode and the fast read with the 0B hex Read Opcode.
Figure 5.2. Master SPI Configuration Mode

The MachXO3D device begins retrieving configuration data from the SPI Flash when power is applied, a REFRESH command is received, or the PROGRAMN pin is asserted and released. The MCLK/CCLK I/O takes on the Master Clock (MCLK) function, and begins driving a nominal 2.08 MHz clock to the SPI Flash’s SCLK input. CSSPIN is asserted low, commands are transmitted to the PROM over the SI/SISPI/D0 output, and data is read from the PROM on the SO/SPISO/D1 input pin. When all of the configuration data is retrieved from the PROM the CSSPIN pin is deasserted, and the MSPI output pins are tri-stated.

The MCLK frequency always starts downloading the configuration data at the nominal 2.08 MHz frequency. The MCCLK_FREQ parameter, accessed using Spreadsheet View, can be used to increase the configuration frequency. The configuration data in the PROM has some padding bits, and then the data altering the MCLK base frequency is read. The MachXO3D device reads the remaining configuration data bytes using the new MCLK frequency.

After the MachXO3D device enters user mode the MSPI configuration port pins tri-state. This allows data transfers across the SPI. There are two primary methods available for transferring data across the SPI bus. The first method available to you is to enable the Embedded Function Block (EFB) in the MachXO3D device. Using IPexpress™ you instantiate the EFB, and you choose the features you want active. One of the features available in the EFB is an SPI master controller. The SPI master controller in the EFB attaches directly Master SPI configuration port pins. The controller provides a set of status, control, and data registers for initiating SPI bus transactions.

The second way to perform MSPI configuration port transactions is to master them from the JTAG port. The MachXO3D device includes a JTAG to MSPI passthru circuit that allows the slave SPI Flash to be erased, programmed, and read. The primary method for programming the attached SPI Flash is to use Diamond Programmer to transfer a configuration data file from your personal computer. This is useful during board development and debug.

Note: To support JTAG to MSPI passthru programming mode, a 1 kΩ pull-up resister is required on MCLK.

Another way to program an SPI Flash using the JTAG port is to use the Lattice ispVME solution. ispVME is C code written for an embedded microprocessor. The microprocessor reads a data file crafted by the Diamond Deployment Tool, and runs the ispVME code. The firmware uses port I/O to drive the JTAG port of the MachXO3D device, which in turn passes the data to the Master SPI port. Refer to the ispVME tool suite for information about updating an attached SPI Flash using a microprocessor.
The MSPI Configuration Mode in the MachXO3D devices are expanded to support new industry standard Dual/Quad I/O SPI Flash memory. The support of Serial Multi I/O Flash memory enables fast parallel read.

A typical SPI Flash interface uses either four or six interface signals to the FPGA. The standard SPI Flash uses CLK, CS, SI and SO while Quad SPI Flash uses CLK, CS, I/O0, I/O1, I/O2, and I/O3, maintaining function and pin-out compatibility with the single SPI Flash devices, while adding Dual-I/O and Quad-I/O SPI capabilities.

In Dual mode, the Fast-Read Dual Output (BBh) instruction is issued and is similar to the standard Fast Read (0Bh) instruction except that data is output on two pins, SO and SIO0, instead of just SO. This allows data to be transferred from the dual output at twice the rate of standard SPI devices. In QUAD mode, the Fast-Read Quad Output (EBh) instruction is issued and is similar to the standard Fast Read (0Bh) instruction except that data is output on four data pins, instead of just SO. This allows data to be transferred from the quad output at four times the rate of standard SPI devices.

To change the SPI read mode to fast read, dual read or quad read, the Deployment Tool must be used to generate the hex file used for programming the SPI Flash device. Diamond flow only generate bitstream with default SPI read mode which is slow serial (03h) read mode.

To set the MachXO3D device for operation using the MSPI Configuration Mode you must:

- Store the entire configuration data in an external SPI Flash.
- Make sure that the data starts at offset 0x000000 within the PROM.
- Set the preference as shown in Table 5.3.
The BIT file must be programmed into the external SPI Flash starting at address 0x000000. There are several ways to get the data into the SPI Flash:

- Diamond Programmer transmits the SPI Flash data using a JTAG download cable
- A microprocessor running ispVME
- Automatic Test Equipment programs the SPI Flash using JTAG
- Pre-programmed SPI Flash memories is pre-assembled onto your printed-circuit board

Once the SPI Flash contains your configuration data, you can test the configuration. Assert the PROGRAMN, transmit a REFRESH command, or cycle power to the board, and the MachXO3D device configures from the external SPI Flash.

5.3. Dual Boot Configuration Mode

The MachXO3D device, when set up in Dual Boot Configuration Mode, has two types of configurations: Golden image dual configuration and Version-based dual configuration.

5.3.1. Golden Image Dual Configuration

In Golden image dual configuration, MachXO3D device tries to configure first from the primary image stored in an internal Flash memory sector or the external SPI Flash memory. If the first configuration fails, the MachXO3D device attempts to configure itself from the golden image stored in another internal Flash memory sector or external SPI Flash memory. The dual boot sequence may be changed if you want to use the CONFIGURATION/PRIMARY_BOOT/SECONDARY_BOOT options in the Diamond software spreadsheet view. MachXO3D device supports seven golden image dual boot sequences. The primary image and/or the golden image can be flexibly stored in the internal Flash memory and/or the external SPI Flash memory. These dual boot sequences can be divided into three categories. The first is the dual boot only from the internal Flash memory, such as CFG0_CFG1, CFG1_CFG0. The second is the dual boot only from the external SPI Flash memory like EXTERNAL_EXTERNAL. In this case, the primary SPI Flash start address is 0x000000, and the secondary or golden SPI Flash start address is 0xFFFF00. The third is the dual boot from both the internal Flash memory and the external SPI Flash memory, such as CFG0_EXTERNAL, EXTERNAL_CFG0, CFG1_EXTERNAL and EXTERNAL_CFG1.

Dual Boot Configuration Mode can be utilized in conjunction with the MachXO3D device Soft Error Detection (SED) feature without restriction. Refer to MachXO3D Soft Error Detection (SED)/Correction (SEC) Usage Guide (FPGA-TN-02124) for more information on the use of the SED and SEC features.

The first boot attempt is from the primary configuration image. If the primary configuration fails, the second boot attempt is from the golden/failsafe configuration image. If both fail, device stays at the un-programmed state. The primary image can fail in one of two ways:

- A bitstream CRC error is detected
- A time-out error is encountered when loading

A CRC error is caused by incorrect or corrupt data. Data is read from the primary image in rows. As each row enters the configuration engine, the data is checked for CRC consistency. Before the data enters the configuration SRAM, the CRC must be correct. Any incorrect CRC causes the device to erase the configuration SRAM and retrieve configuration data from the golden/failsafe image location.

It is possible for the data to be correct from a CRC calculation perspective, but not be functionally correct. In this instance the internal DONE bit never becomes active. The MachXO3D device counts the number of master clock pulses provided after the Power On Reset signal is released. When the count expires without DONE becoming active, the FPGA attempts to get its configuration data from the golden/failsafe image location.
Dual boot Configuration Mode typically requires two configuration data files. One of the two configuration data files is a golden or fail-safe image that is rarely, if ever, updated. The second configuration data file is a primary or working image that is routinely updated. One Diamond project can be used to create both the working and the fail-safe configuration data files. Configure the Diamond project with an implementation named working, and an implementation named failsafe. Read the Diamond Online Help for more information about using Diamond implementations.

Use the following preferences shown in Table 5.3 to build a dual-boot design.

Table 5.3. Dual Boot Configuration Software Settings

<table>
<thead>
<tr>
<th>Preference</th>
<th>Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONFIGURATION</td>
<td>CFG</td>
</tr>
<tr>
<td>PRIMARY_BOOT</td>
<td>IMAGE_0</td>
</tr>
<tr>
<td>SECONDARY_BOOT</td>
<td>NONE</td>
</tr>
</tbody>
</table>

The legal combinations of CONFIGURATION, PRIMARY_BOOT and SECONDARY_BOOT settings are listed in Table 5.4.

Table 5.4. Legal combination of CONFIGURATION, PRIMARY_BOOT and SECONDARY_BOOT Settings

<table>
<thead>
<tr>
<th>CONFIGURATION</th>
<th>PRIMARY_BOOT</th>
<th>SECONDARY_BOOT</th>
<th>Boot</th>
<th>Boot Sequence</th>
</tr>
</thead>
<tbody>
<tr>
<td>CFG</td>
<td>CFG_EBRUFM</td>
<td>CFGUFM</td>
<td>IMAGE_0</td>
<td>NONE</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IMAGE_1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>EXTERNAL</td>
</tr>
<tr>
<td>CFG</td>
<td>CFG_EBRUFM</td>
<td>CFGUFM</td>
<td>IMAGE_1</td>
<td>NONE</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IMAGE_0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>EXTERNAL</td>
</tr>
<tr>
<td>CFG</td>
<td>CFG_EBRUFM</td>
<td>CFGUFM</td>
<td>LATEST</td>
<td>FORMER</td>
</tr>
<tr>
<td>CFG</td>
<td>CFG_EBRUFM</td>
<td>CFGUFM</td>
<td>FORMER</td>
<td>LATEST</td>
</tr>
<tr>
<td>CFG</td>
<td>CFG_EBRUFM</td>
<td>CFGUFM</td>
<td>EXTERNAL</td>
<td>EXTERNAL</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IMAGE_0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IMAGE_1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>EXTERNAL</td>
</tr>
</tbody>
</table>

In the Diamond flow, the JEDEC file option should be selected when generating configuration data that is stored in the internal Flash. The bitstream file option should be selected when generating configuration data that is stored in the external SPI Flash. For the external SPI Flash stored both the dual boot images, the primary configuration image must be located in the external SPI Flash starting at address 0x0000000, while the golden configuration image must be located in the external SPI Flash starting at address 0xFFFFF00. But for the external SPI Flash stored only one of the dual boot images, the image regardless of the primary or golden configuration image must be located in the external SPI Flash starting at address 0x0000000.

5.3.2. Version Based Dual Configuration

For each of the configuration images stored in the internal CFG0 and CFG1, there is one 4-bit version tag for it. After programming an image into one of CFG0 and CFG1, a new version number is generated by increasing the version number for the other of CFG0 and CFG1 by one. And it is automatically programmed and used for the new image. Version tag 0000 is assumed to be larger than 1111. It means the later programmed bitstream has the larger version number. In this type of configuration, the dual boot configurations are from CFG0 and CFG1. And the boot sequence depends on the version number. The first configuration can be from the latter image of the two images stored in CFG0 and CFG1 with PRIMARY_BOOT = LATEST and SECONDARY_BOOT = FORMER, or from the former bitstream with PRIMARY_BOOT = FORMER and SECONDARY_BOOT = LATEST. If this fails, configure from the other image. If both fail, device stays at the un-programmed state.
5.4. Slave SPI Mode (SSPI)

The MachXO3D device provides a Slave SPI configuration port that allows you to access features provided by the configuration logic. You can reprogram the SRAM, Flash and Feature Row, and access status/control registers within the configuration logic block. Reprogramming the Flash can be done using offline or transparent operations.

Table 5.5. Slave SPI Port Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CCLK</td>
<td>Configuration clock input that is driven by an SPI master controller.</td>
</tr>
<tr>
<td>SI</td>
<td>Serial Data Input to the MachXO3D device configuration logic for command and data.</td>
</tr>
<tr>
<td>SO</td>
<td>Serial Data Output from the MachXO3D device configuration logic.</td>
</tr>
<tr>
<td>SN</td>
<td>Chip select to enable the MachXO3D device configuration logic.</td>
</tr>
</tbody>
</table>

In the Slave SPI mode, the MCLK/CCLK pin becomes configuration clock (CCLK). Input data is read into the MachXO3D device on the SI pin at the rising edge of CCLK. Output data is valid on the SO pin at the falling edge of CCLK. The SN acts as the chip select signal. When SN is high, the SSPI interface is deselected and the SO/SPISO pin is tri-stated. Commands can be written into and data read from the MachXO3D device when SN is asserted. The MachXO3D device SSPI port only accepts Mode 0 bus transactions to the configuration logic.

Figure 5.5. Slave SPI Configuration Mode

The SSPI port is active when the MachXO3D device is in Feature Row HW Default Mode state. Diamond default preference for the SLAVE_SPI_PORT is to ENABLE the port. Use the Spreadsheet View to disable the SLAVE_SPI_PORT preference in your design to keep the SSPI port to be used as general purpose I/O in user mode. Lattice recommends you keep a secondary programming port active in the event the SSPI port is accidentally disabled.

The SSPI port is used to erase, program, and verify the Configuration Flash, User Flash Memory, and the Feature Row. It is not capable of directly accessing the configuration SRAM. To prevent unintentional erasure of the Feature Row, it is recommended the SSPI port be used to perform transparent updates of the Flash memory. The SSPI port can issue a REFRESH command to make a newly programmed image active. The REFRESH command can be safely used when the
MachXO3D device is using External or Dual Boot Configuration Mode, because the REFRESH operation does not begin until SN is deasserted.

Programming the MachXO3D device using the SSPI port is complex. As such, Lattice provides C source code called SSPIEmbedded to insulate you from the complexity of programming the MachXO3D device. Use SSPIEmbedded to reprogram the Flash or SRAM.

Accessing the status registers is less complex and does not require the use of the SSPIEmbedded code.

5.5. **I²C Configuration Mode**

The MachXO3D device has an I²C configuration port for use in accessing the configuration logic. An I²C master can communicate to the configuration logic using 10-bit or 7-bit addressing modes. The I²C SCL input can accept a clock frequency up to 400 kHz. You can reprogram the SRAM, Flash and Feature Row, and access status/control registers within the configuration logic block. Reprogramming the Flash can be done in offline or in transparent operations.

<table>
<thead>
<tr>
<th>Table 5.6. I²C Port Pins</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Pin Name</strong></td>
</tr>
<tr>
<td>SCL</td>
</tr>
<tr>
<td>SDA</td>
</tr>
</tbody>
</table>

The I²C configuration port is available when the MachXO3D device is in Feature Row erased state. The default state set for the I2C_PORT in the Diamond design software is to place the I2C_PORT in the DISABLE state. You must make sure the I2C_PORT is set to the ENABLE state to leave the I²C interface active in user mode. Lattice recommends making a second configuration port available, for example, JTAG, to recover from erroneously disabling the I²C port.

![I²C Configuration Logic Diagram](image)
There are two hardened I\(^2\)C controllers in a MachXO3D device, a primary and a secondary. The primary controller provides an interface to the MachXO3D configuration logic. The primary I\(^2\)C controller is the only one that permits access to the configuration logic or can be a user mode I\(^2\)C controller. The Secondary I\(^2\)C controller is always a user mode I\(^2\)C controller.

When the MachXO3D device is in Feature Row HW Default Mode state, the I\(^2\)C port is enabled. You may interact with the primary I\(^2\)C controller. Whenever the I\(^2\)C port is enabled, access to the configuration logic is possible. It is necessary to instantiate the Embedded Function Block (EFB) to preserve access to the configuration logic in user mode. Moreover, when instantiated, the EFB \(wb_{\text{clk}_i}\) input must be connected to a valid clock source of at least 7.5 times the I\(^2\)C bus rate, for example, >3.0 MHz when I\(^2\)C rate = 400 kHz.

An external I\(^2\)C master accesses the configuration logic using address 1000000 in 7-bit mode or 1111000000 in 10-bit mode unless the EFB I\(^2\)C base address is modified. Use IPexpress, not Spreadsheet View, to modify the address to which the Primary and Secondary I\(^2\)C controllers respond. It is necessary to instantiate the EFB to change the address. The address is shared by the Primary and Secondary I\(^2\)C controllers.

Table 5.7 shows the address decoding used to access the I\(^2\)C resources in the MachXO3D device.

<table>
<thead>
<tr>
<th>Slave Address</th>
<th>I(^2)C Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>yyyyyy00</td>
<td>Primary I(^2)C controller configuration logic address. Always responds to 7-bit or 10-bit addresses.</td>
</tr>
<tr>
<td>yyyyyy01</td>
<td>User mode primary I(^2)C controller address.</td>
</tr>
<tr>
<td>yyyyyy10</td>
<td>User mode secondary I(^2)C controller address.</td>
</tr>
<tr>
<td>yyyyyy11</td>
<td>Primary I(^2)C configuration logic Reset. Always responds to 7-bit or 10-bit addresses.</td>
</tr>
</tbody>
</table>

The fourth I\(^2\)C resource in the MachXO3D device is located at offset 3. In some instances, an I\(^2\)C memory transaction to the configuration logic may be interrupted or abandoned. It is possible for a command to be accepted by the configuration logic that causes the configuration logic to respond with data. In the event that the I\(^2\)C memory transaction is interrupted or abandoned, the configuration logic continues to return the queued data. New incoming I\(^2\)C commands may be considered padding bytes or may be misinterpreted. Clear this condition by writing any value to offset 3. The configuration logic command interpreter resets, any queued data is flushed, and subsequent I\(^2\)C memory transactions to the configuration logic operates correctly.

### 5.6. WISHBONE Configuration Mode

The MachXO3D device can access the Configuration Flash, User Flash Memory, and the Feature Row from an internal WISHBONE bus. To use the WISHBONE bus, the Embedded Function Block (EFB) must be inserted into your design. You can design the logic to interface to the EFB, then perform WISHBONE bus transactions to access resources attached to the configuration logic.
In order to access the WISHBONE interface, the MachXO3D device must be in user mode. Accessing and updating the resources made available by the configuration logic must be completed in Transparent mode. Attempting accesses to the configuration logic in offline mode causes a deadlock because the MachXO3D device leaves user mode.

You can get more detailed information about the MachXO3D WISHBONE interface from Using Hardened Control Functions in MachXO3D (FPGA-TN-02117).

5.7. JTAG Mode
The JTAG port is the most flexible configuration and programming port available on the MachXO3D device. The JTAG provides:

- Offline Flash programming
- Transparent Flash memory programming
- Offline SRAM configuration
- Full access to the MachXO3D configuration logic
- Device chaining
- IEEE 1149.1 testability
- IEEE 1532 compliant programming

The JTAG port is available when the MachXO3D device is in Feature Row HW Default Mode state. The MachXO3D JTAG port pins are not dedicated to performing the IEEE 1149.1 TAP function. The JTAG port may be recovered for use as general purpose I/O or vice versa. See the sysCONFIG Pins section for details.

The MachXO3D JTAG port is a valuable asset due to its flexibility. It provides the best capabilities for system and device debug. Lattice recommends the JTAG port remain accessible in every MachXO3D design. Advantages for keeping the JTAG port active include:

- Multi-chain Architectures
  The JTAG port is the only configuration and programming port that permits the MachXO3D device to be combined in a chain of other programmable logic.
- Reveal Debug
  The Lattice Reveal debug tool is an embeddable logic analyzer tool. It allows you to analyze the logic inside the MachXO3D device in the same fashion as an external logic analyzer permits analysis of board level logic. Reveal access is only available via the MachXO3D JTAG port.
- SRAM Readback
  The JTAG port is the only sysCONFIG port able to directly access the MachXO3D device configuration SRAM.
- Boundary Scan Testability
  Board level connectivity testing performed using IEEE 1149.1 JTAG is a key capability for assuring the quality of assembled printed-circuit-boards. Preserving the MachXO3D JTAG port is vital for boundary scan testability. Lattice provides Boundary Scan Description Language files for the MachXO3D device on the Lattice website.
5.8. TransFR Operation

The MachXO3D device, like other Lattice FPGAs, provides for the TransFR™ capability. TransFR is described in *Minimizing System Interruption During Configuration Using TransFR Technology (TN1087)*. The following is an example of how you can update bitstream in MachXO3D device by using the TransFR feature.

![Diagram of MachXO3D TransFR Operation]

**Figure 5.8. Bitstream Update Using TransFR**

The example assumes that you have the golden image stored in Flash to initiate the system, and then use SPI PROM as a resource for image updates without disturbing the system. **Figure 5.9** shows the process flow for performing this task.
Notes:
1. You can use operations such as SPI Flash Background Erase, Program, Verify for this.
2. You can use operations such as Program Feature Row for this.
3. You can use operations like XFLASH TransFR for this.
4. If new image fails to configure MachXO3D device, the golden image in FLASH still configures MachXO3D device, so system still runs with original image.
5. Feature Row only needs to be programmed if changes need to be made, for instance, disable or enable JTAG, Slave Port. If no changes need to be made, skip this step.
6. This step is optional.

Figure 5.9. Example Process Flow

Caution when using the above process flow:
Since a Global Reset is triggered during device wake-up after REFRESH instruction is issued, attention needs to be given in designing I/O with following conditions:
- Register output pins
- Impact on the system board level when value changes (may shut off the board, for instance)
- Register is set/reset by global reset

For the I/O in the example above, the state of the I/O is not changed during the TransFR REFRESH, but may change once the device gets into user mode right after the TransFR REFRESH. Following are design tips to avoid this:
- For critical I/O, try not to use global reset.
- For critical I/O, if you have to use global reset, try to use the set/reset option so that when GSR occurs, the state of the I/O pin does not trigger a system crash.
5.9. Password

The MachXO3D device supports a password-based security access feature also known as Flash Protect Key. The Flash Protect Key feature provides a method of controlling access to the Configuration and Programming modes of the device. When enabled, the Configuration and Programming edit mode operations including Write, Verify, and Erase operations are allowed only when coupled with a Flash Protect Key, which matches that expected by the device.

The Flash Protect Key feature requires that a device accessing a MachXO3D device through a sysConfig port (JTAG, SSPI, I²C or WISHBONE) provides a valid digital Password, also known as the Flash Protect Key, to unlock the device and allow configuration or programming operations to proceed. Without a valid Flash Protect Key, you can perform only rudimentary non-configuration operations such as Read Device ID.

The 128-bit Flash Protect Key is stored in the Feature Row. Three additional Feature Row fuses are specified for enabling the feature: PWD_EN, PWD_ALL, and PWD_UFM.

You can read more about the Password feature in the Using Password Security with MachXO3D Devices technical note.
6. Software Selectable Options

The operation of the MachXO3D device configuration logic is managed by options selected in the Diamond design software. Other FPGAs provide dedicated I/O pins to select the configuration mode. The MachXO3D device uses the non-volatile Feature Row to select how it configures. The Feature Row default state needs to be modified in almost every design. You use the Diamond Spreadsheet View to make the changes to the operation of the MachXO3D Feature Row which alters the operation of the configuration logic.

The configuration logic preferences are accessed using Spreadsheet View. Click on the Global Preferences tab, and look for the sysCONFIG tree. The sysCONFIG section is shown in Figure 6.1. The sysCONFIG preferences are divided into three categories:

- Configuration mode and port related
- Bitstream generation related
- Security related

![Spreadsheet View](image)

Figure 6.1. sysCONFIG Preferences in Global Preferences Tab, Diamond Spreadsheet View
6.1. Configuration Mode and Port Options

The configuration and port options allow you to decide which configuration ports continue to operate after the MachXO3D device is in user mode. You can also control the availability of status pins, as well as the speed at which configuration data is read from an external PROM. The selections made here are saved in the Feature Row and remain in effect until the Feature Row is erased. The only exception is the MCCLK_FREQ parameter, which is stored in the configuration data.

The configuration and port options can be used in any combination.

Table 6.1. Configuration Mode/Port Options

<table>
<thead>
<tr>
<th>Option Name</th>
<th>Default Setting</th>
<th>All Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>JTAG_PORT</td>
<td>ENABLE</td>
<td>ENABLE, DISABLE</td>
</tr>
<tr>
<td>SLAVE_SPI_PORT</td>
<td>DISABLE</td>
<td>ENABLE, DISABLE</td>
</tr>
<tr>
<td>MASTER_SPI_PORT</td>
<td>DISABLE*</td>
<td>ENABLE*, DISABLE*</td>
</tr>
<tr>
<td>12C_PORT</td>
<td>DISABLE</td>
<td>ENABLE, DISABLE</td>
</tr>
<tr>
<td>SDM_PORT</td>
<td>DISABLE</td>
<td>DISABLE, PROGRAMN, PROGRAMN_DONE, PROGRAMN_DONE_INITN</td>
</tr>
<tr>
<td>MCCLK_FREQ</td>
<td>2.08</td>
<td>See description in the MCCLK Frequency section below.</td>
</tr>
<tr>
<td>ENABLE_TRANSFR</td>
<td>DISABLE</td>
<td>DISABLE, ENABLE</td>
</tr>
</tbody>
</table>

*Note: MASTER_SPI_PORT setting is automatically disabled or enabled by Diamond based on the CONFIGURATION, PRIMARY_BOOT, and/or SECONDARY_BOOT settings.

6.1.1. JTAG Port

The JTAG_PORT preference allows you to decide how the JTAG configuration port pins operate when the MachXO3D device is in user mode. There are two states to which the JTAG_PORT preference can be set:

- **ENABLE** – In this mode the JTAG I/O are dedicated and provide an IEEE 1149.1 JTAG interface
- **DISABLE** – In this mode the JTAG I/O pins are controlled dynamically using the JTAGENB pin

The JTAGENB pin is only available when the JTAG_PORT is in the DISABLE state. JTAGENB, when asserted high, makes the four JTAG I/O act as an IEEE 1149.1 JTAG port. JTAGENB driven low causes the four I/O to be available for use as general purpose I/O.

Lattice recommends that the JTAG port must be accessible when reprogramming the MachXO3D device to disable your primary configuration port.

6.1.2. Slave SPI Port

The SLAVE_SPI_PORT allows you to preserve the Slave SPI configuration port after the MachXO3D device enters user mode. There are two states to which the SLAVE_SPI_PORT preference can be set:

- **ENABLE** – This setting preserves the SPI port I/O when the MachXO3D device is in user mode. When the pins are preserved, an external SPI master controller can interact with the configuration logic. The preference also prevents you from over-assigning I/O to the port pins.
- **DISABLE** – This setting disconnects the SPI port pins from the configuration logic. By itself it does not make the port pins general purpose I/O. Both the SLAVE_SPI_PORT and MASTER_SPI_PORT must be in the DISABLE state for the SPI port pins to be general purpose I/O.

The SLAVE_SPI_PORT can be enabled at the same time as the MASTER_SPI_PORT. It is necessary to guarantee that the internal SPI master controller not perform SPI transactions at the same time as an external SPI master. It is your responsibility to prevent two SPI masters from operating simultaneously.
6.1.3. Master SPI Port

The MASTER_SPI_PORT allows you to preserve the SPI configuration port after the MachXO3D device enters user mode. For the MachXO3D device, this option is set depending on the CONFIGURATION, PRIMARY_BOOT, and/or SECONDARY_BOOT settings. There are two states to which the MASTER_SPI_PORT preference can be set:

- **ENABLE** – This setting preserves the SPI port I/O when the MachXO3D device is in user mode. This preference makes External or Dual Boot configuration modes with external SPI booting active. After entering user mode, the SPI master controller in the EFB has access to the SPI port for performing SPI bus transactions. Preserving this port allows background programming of the connected external SPI Flash via JTAG using Diamond Programmer. The preference also prevents you from over-assigning I/O to the port pins.

- **DISABLE** – This setting disconnects the SPI port pins from the configuration logic. By itself it does not make the port pins general purpose I/O. Both the SLAVE_SPI_PORT and MASTER_SPI_PORT must be in the DISABLE state for the SPI port pins to be general purpose I/O.

The MASTER_SPI_PORT can be enabled at the same time as the SLAVE_SPI_PORT. It is necessary to guarantee that the internal SPI master controller does not perform SPI transactions at the same time as an external SPI Master. It is your responsibility to prevent two SPI masters from operating simultaneously.

6.1.4. I²C Port

The I2C_PORT allows you to preserve the I²C configuration port after the MachXO3D device enters user mode. There are two states to which the I2C_PORT preference can be set:

- **ENABLE** – This setting preserves the I²C port I/O when the MachXO3D device is in user mode. When the pins are preserved, and the EFB is instantiated with wb_clk_i input connected to a valid clock source of at least 7.5 times the I²C bus rate, an external I²C master controller can interact with the configuration logic. The preference also prevents you from over-assigning I/O to the port pins.

- **DISABLE** – This setting disconnects the I²C port pins from the configuration logic. The port pins become general purpose I/O.

To use the primary and secondary I²C controllers in the EFB, the I2C_PORT must be in the ENABLE state.

6.1.5. SDM Port

The SDM_PORT allows you to select the programming status pins after the MachXO3D device enters user mode. There are six states to which the SDM_PORT preference can be set:

- **DISABLE** – This setting causes the PROGRAMN, DONE, and INITN status pins to become general purpose I/O.

- **PROGRAM** – This setting preserves the PROGRAMN pin when the MachXO3D device is in user mode. Asserting this pin active low causes the MachXO3D device to reconfigure. The DONE and INITN pins are general purpose I/O.

- **DONE** – This setting preserves the DONE pin when the MachXO3D device is in user mode. The PROGRAMN and INITN pins are general purpose I/O.

- **INITN** – This setting preserves the INITN pin when the MachXO3D device is in user mode. The PROGRAMN and DONE pins are general purpose I/O.

- **PROGRAM_DONE** – This setting preserves the PROGRAMN and DONE pins when the MachXO3D device enters user mode. INITN is a general purpose I/O.

- **PROGRAM_DONE_INITN** – This setting preserves PROGRAM, DONE, and INITN in user mode.

Lattice recommends setting the SDM_PORT to PROGRAMN when using Master SPI or Dual Boot Configuration Mode. The PROGRAMN pin is the only way to perform a warm reconfiguration of the MachXO3D device, unless another configuration port is available to transmit a REFRESH command.
6.1.6. MCCLK Frequency

The MCLK_FREQ preference allows you to alter the MCLK frequency used to retrieve data from an external SPI Flash when using EXTERNAL or Dual Boot configuration modes. The MachXO3D device uses a nominal 2.08 MHz (+/- 5.5%) clock frequency to begin retrieving data from the external SPI Flash. The MCLK_FREQ value is stored in the incoming configuration data. It is not stored in the Feature Row. The MachXO3D device reads a series of padding bits, a start of data word (0xBD83) and a control register value. The control register contains the new MCLK_FREQ value. The MachXO3D device switches to the new clock frequency shortly after receiving the MCLK_FREQ value. The MCLK_FREQ has a range of possible frequencies available from 2.08 MHz up to 133 MHz (see Table 4.9). Take care not to exceed the maximum clock rate of your SPI Flash, or of your printed circuit board.

Lattice recommends having a back-up configuration port available in the event you specify a clock frequency that is out of specification.

6.1.7. ENABLE_TRANSFR

The TransFR function used by the MachXO3D device requires the configuration data loaded into the configuration SRAM, and any future configuration data file loaded into the internal Flash memory have the ENABLE_TRANSFR set to the ENABLE state. See the TransFR Operation section, and Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) for more information about using TransFR with the MachXO3D device.

6.1.8. SLAVE_IDLE_TIMER

When downloading the bitstream from the slave port, SSPI or I²C, the MachXO3D device configuration module starts running a timer on configuration clock domain. This timer is enabled to recover from any hang-ups caused by the external SPI master or I²C master. When the timer expires, the configuration engine goes back to the reset state. It allows the configuration engine to wait and receive the new coming bitstream from any slave port. There are 16 options for the setting of this timer. The default option is for the infinite timer, or the disabled timer. The other 15 options define the timer from 10 ms to 128 ms.

<table>
<thead>
<tr>
<th>Option</th>
<th>Timeout Period</th>
<th>Option</th>
<th>Timeout Period</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Infinite (disabled)</td>
<td>8</td>
<td>1000 ms</td>
</tr>
<tr>
<td>1</td>
<td>128000 ms</td>
<td>9</td>
<td>640 ms</td>
</tr>
<tr>
<td>2</td>
<td>64000 ms</td>
<td>10</td>
<td>320 ms</td>
</tr>
<tr>
<td>3</td>
<td>32000 ms</td>
<td>11</td>
<td>160 ms</td>
</tr>
<tr>
<td>4</td>
<td>16000 ms</td>
<td>12</td>
<td>80 ms</td>
</tr>
<tr>
<td>5</td>
<td>8000 ms</td>
<td>13</td>
<td>40 ms</td>
</tr>
<tr>
<td>6</td>
<td>4000 ms</td>
<td>14</td>
<td>20 ms</td>
</tr>
<tr>
<td>7</td>
<td>2000 ms</td>
<td>15</td>
<td>10 ms</td>
</tr>
</tbody>
</table>

6.1.9. MASTER_PREAMBLE_DETECTION_TIMER

When configuring from external SPI FLASH in master mode, the configuration module starts running a timer on MSPI clock. At the beginning of the configuration, the MSPI expects a valid preamble code from the SPI Flash. If this timer expires before detecting the valid preamble, it performs reconfiguration if the MASTER_PREAMBLE_DETECTION_RETRY option is not 3. Otherwise, it boots from the secondary image in external SPI FLASH or internal Flash memory if dual boot mode is enabled. If no boot is successful, the device is in the unprogrammed state. There are 16 options for the setting of this timer. The corresponding timer values are in the range from 3.8 µs to 126 ms. The default is 126 ms.
Table 6.3. MASTER_PREAMBLE_DETECTION_TIMER Values

<table>
<thead>
<tr>
<th>Option</th>
<th>Preamble Timer Value (µs)</th>
<th>Option</th>
<th>Preamble Timer Value (µs)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>126156.8</td>
<td>8</td>
<td>492.8</td>
</tr>
<tr>
<td>1</td>
<td>63078.4</td>
<td>9</td>
<td>246.4</td>
</tr>
<tr>
<td>2</td>
<td>31539.2</td>
<td>10</td>
<td>123.2</td>
</tr>
<tr>
<td>3</td>
<td>15769.6</td>
<td>11</td>
<td>61.6</td>
</tr>
<tr>
<td>4</td>
<td>7884.8</td>
<td>12</td>
<td>30.8</td>
</tr>
<tr>
<td>5</td>
<td>3942.4</td>
<td>13</td>
<td>15.4</td>
</tr>
<tr>
<td>6</td>
<td>1971.2</td>
<td>14</td>
<td>7.70</td>
</tr>
<tr>
<td>7</td>
<td>985.6</td>
<td>15</td>
<td>3.85</td>
</tr>
</tbody>
</table>

6.1.10. MASTER_PREAMBLE_DETECTION_RETRY

Once the timer of MASTER_PREAMBLE_DETECTION_TIMER expires, the configuration module can retry the preamble detection flow by restarting the configuration. If all the retry attempts fail, except for Option 2 (Infinite), it boots from the secondary image in the external SPI FLASH or from the internal Flash memory if dual boot mode is enabled. If no boot is successful, the device stays in the unprogrammed state. There are four options for setting the number of retry attempts, as defined in Table 6.4. The default value is 0, which is Retry once.

Table 6.4. MASTER_PREAMBLE_DETECTION_RETRY Values

<table>
<thead>
<tr>
<th>Option</th>
<th>Retry Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Retry once</td>
</tr>
<tr>
<td>1</td>
<td>Retry twice</td>
</tr>
<tr>
<td>2</td>
<td>Infinite</td>
</tr>
<tr>
<td>3</td>
<td>No retry</td>
</tr>
</tbody>
</table>

6.1.11. SPIM_ADDRESS_32BIT

The SPIM_ADDRESS_32BIT preference can be used to support 32-bit addressing, typically found on larger SPI Flash devices. When set to OFF by default, the MachXO3D device uses 24-bit address to access the SPI Flash device via the MSPI configuration port. When set to ON, the address to access the SPI Flash device is extended to 32-bit.

6.1.12. SFDP_CHECK

The SFDP_CHECK preference controls MachXO3D device to check the SFDP signature in the external SPI Flash in the MSPI Configuration Mode. The SFDP_CHECK preference has three options:

- DISABLE – The default DISABLE option disables the checking of the SFDP signature when booting from the external SPI Flash in the MSPI Configuration Mode.
- ENABLE_SFDP – This preference enables the checking of the SFDP signature when booting from the external SPI Flash in the MSPI Configuration Mode. When the SFDP check fails, booting stops or retries based on the MASTER_PREAMBLE_DETECTION_TIMER preference.
- ENABLE_SFDP_PREAMBLE – This preference enables the checking of the SFDP signature when booting from the external SPI Flash in the MSPI Configuration Mode. When the SFDP check fails, booting continues to detect the preamble in the external SPI Flash.
6.2. Bitstream Generation Options
The Bitstream Generation options allow you to decide how the Diamond development tools create the configuration data for the MachXO3D device. The CONFIGURATION, USERCODE, CUSTOM_IDCODE, and SHAREDEBRINIT settings are saved in the Feature Row and remain in effect until the Feature Row is erased. The other options allow you to control the JEDEC and BIT files that are generated by Diamond.

6.2.1. COMPRESS_CONFIG
The COMPRESS_CONFIG preference alters the way JEDEC and BIT files are generated. The COMPRESS_CONFIG default setting is ON.
JEDEC files, when they are built, are always compressed. The configuration time is slightly reduced when reading configuration data from the external PROM and the Diamond tool creates a JEDEC file you can program into the internal memory.

6.2.2. CONFIGURATION
The CONFIGURATION preference allows you to control the configuration memory sectors to store the configuration image. The CONFIGURATION preference has two possible settings:
- **CFG** – The CFG preference is the default mode for building configuration data. The configuration bitstream is stored in the CFG0 or CFG1 Flash sector. The configuration data includes EBR initialization data.
- **CFG_EBRUFM** – This preference creates configuration data that is stored in the CFG0 or CFG1 Flash sector. EBR initialization data is stored in the lowest page addresses of the UFM0 or UFM1 sector. The UFM0 or UFM1 sector is available in user mode. You must restore the EBR initialization data when making changes to the UFM0 or UFM1 to guarantee correct operation.
- **CFGUFM** – This preference creates configuration data that is stored in the CFG0 or CFG1 Flash sector. This mode differs from CFG by allowing the configuration data to overflow into the UFM0 or UFM1. The configuration data increases in size as EBR initialization data is added to the design.
- **EXTERNAL** – This preference generates configuration data that is stored in an external memory. This setting is used for both the single image MSPI Configuration Mode and Dual Boot Configuration Mode with the primary configuration image stored in the external SPI Flash.

The CONFIGURATION preference defaults to the CFG state in the current release of the Diamond software. The Diamond design software only generates JEDEC files when your entire design fits within the Flash memory. When the configuration data exceeds the space available in the internal memory, it is necessary to switch to EXTERNAL mode. EXTERNAL mode does not use any internal resources.

6.2.3. PRIMARY_BOOT
The PRIMARY_BOOT preference allows you to control which configuration memory sector is used for the single image configuration mode or the first boot in the Dual Boot Configuration Mode. The PRIMARY_BOOT preference has five possible settings:
- **IMAGE_0** – This preference is the default setting. It uses CFG0 or CFG0 plus UFM0 sectors for the primary boot. The CONFIGURATION preference determines whether or not UFM0 is used to store the configuration image.
- **IMAGE_1** – This preference uses CFG1 or CFG1 plus UFM1 sectors for the primary boot. The CONFIGURATION preference determines whether or not UFM1 is used to store the configuration image.
- **EXTERNAL** – This preference uses the external memory for the primary boot.
- **LATEST** – This preference is one of the settings for the version-based Dual Boot Configuration Mode. The configuration starts from one of the CFG0 and CFG1 that has the later configuration image or the larger version number first. If the process fails, the former configuration image in the other internal Flash sector is loaded.
- **FORMER** – This preference is one of the settings for the version-based Dual Boot Configuration Mode. The configuration starts from one of the CFG0 and CFG1 that has the former configuration image or the smaller version number first. If the process fails, the later configuration image in the other internal Flash sector is loaded.
6.2.4  SECONDARY_BOOT

The SECONDARY_BOOT preference allows you to control which configuration memory sector is used for the secondary boot in the Dual Boot Configuration Mode. The SECONDARY_BOOT preference has six possible settings:

- NONE – This preference is the default setting. It is used to select the single image configuration mode.
- IMAGE_0 – This preference is one of the settings for the golden image Dual Boot Configuration Mode. It uses CFG0 or CFG0 plus UFM0 sectors to store the golden configuration image for the secondary boot. The CONFIGURATION preference determines whether or not UFM0 is used to store the configuration image.
- IMAGE_1 – This preference is one of the settings for the golden image Dual Boot Configuration Mode. It uses CFG1 or CFG1 plus UFM1 sectors to store the golden configuration image for the secondary boot. The CONFIGURATION preference determines whether or not UFM1 is used to store the configuration image.
- EXTERNAL – This preference is one of the settings for the golden image Dual Boot Configuration Mode. It uses the external memory to store the golden configuration image for the secondary boot.
- LATEST – This preference is one of the settings for the version-based Dual Boot Configuration Mode. The configuration starts from one of the CFG0 and CFG1 that has the former configuration image or the smaller version number first. If the process fails, the later configuration image in the other internal Flash sector is loaded.
- FORMER – This preference is one of the settings for the version-based Dual Boot Configuration Mode. The configuration starts from one of the CFG0 and CFG1 that has the later configuration image or the larger version number first. If the process fails, the former configuration image in the other internal Flash sector is loaded.

6.2.5  USERCODE

The MachXO3D device configuration Flash sector contains a 32-bit register for storing a user-defined value. The USERCODE is also stored in the generated bitstream for redundancy. The default value stored in the register is 0x00000000. Using the USERCODE preference, you can assign any value to the register you desire. Suggested uses include the configuration data version number, a manufacturing ID code, date of assembly, or the JEDEC file checksum. The format of the USERCODE field is controlled using the USERCODE_FORMAT preference. Data entry can be performed in either Binary, Hex, or ASCII formats.

6.2.6  USERCODE_FORMAT

The USERCODE_FORMAT preference selects the format for the data field used to assign a value in the USERCODE preference. The USERCODE_FORMAT has three options:

- Binary – USERCODE is set using 32 ‘1’ or ‘0’ characters.
- Hex – USERCODE is set using eight hexadecimal digits that is 0-9A-F.
- ASCII – USERCODE is set using up to four ASCII characters.

6.2.7  CUSTOM_IDCODE

The CUSTOM_IDCODE preference is used to assign a 32-bit register that resides in the Feature Row. The CUSTOM_IDCODE field is only active when the MY_ASSP preference is in the ON state. The value assigned can be entered in binary or hexadecimal, according to the CUSTOM_IDCODE_FORMAT preference. See the MY_ASSP section for more information about how to assign a value to the CUSTOM_IDCODE preference.

6.2.8  CUSTOM_IDCODE_FORMAT

The CUSTOM_IDCODE_FORMAT preference selects the format for the data field used to assign a value in the CUSTOM_IDCODE preference. The CUSTOM_IDCODE_FORMAT has two options:

- Binary – CUSTOM_IDCODE is set using 32 ‘1’ or ‘0’ characters.
- Hex – CUSTOM_IDCODE is set using eight hexadecimal digits that is 0-9A-F.
6.2.9. SHAREDEBRINIT
When set to ENABLE, this preference allows one copy of a unique memory initialization file to be stored in the internal memory. This copy of the initialization values can be shared among multiple EBRs. Doing so reduces the bitstream size of the design and saves internal memory space for other applications.

6.2.10. MUX_CONFIGURATION_PORTS
The MUX_CONFIGURATION_PORTS is used to allow the disabling of all device configuration ports and allow for the configuration ports to be recovered as GPIO. Disabling all of the available configuration ports allows the MachXO2 to become a write one time device. MUX_CONFIGURATION_PORTS confirms the removal of all configuration ports. The control is only active when all of the configuration ports are set to DISABLE. Setting MUX_CONFIGURATION_PORTS to ENABLE activates the JTAGENB input pin, permitting the JTAG port pins to be multiplexed. Setting MUX_CONFIGURATION_PORTS to ENABLE causes the Diamond build tools to honor the removal of all configuration ports. If the JTAGENB input pin is hard connected to GND on the PCB, this allows the MachXO2 to effectively become a write one time device. In other application scenarios, you can control the JTAGENB to provide dynamic selection between the JTAG port and GPIO.

6.2.11. CUR_DESIGN_BOOT_LOCATION
The CUR_DESIGN_BOOT_LOCATION preference is used to specify the location of the configuration image generated by the current Diamond project in Dual Boot applications. When set to IMAGE_0, it is targeted to the CFG0 space of the internal Flash. When set to IMAGE_1, it is targeted to the CFG1 space of the internal Flash.

6.2.12. ROLLBACK_CONTROL
When the ROLLBACK_CONTROL preference is set to ENABLE, the MachXO3D device provides a mechanism to prevent a bitstream from updating to an earlier version. The version number is stored in USERCODE and is treated as 32-bit unsigned integer in this mechanism. In addition, this mechanism is applicable only to the dual configuration mode, except the boot sequence = EXT_EXT. Authentication is required to be enabled. The flow of the mechanism is different for the various boot sequences.

For the dual boot sequences, using both CFG0 and CFG1, after programming the bitstream to CFG0 or CFG1, you need to send the LSC_PROG_AUTH_DONE command to try to program the Pre-authentication Done bit or AUTH_DONE bit. The configuration engine then authenticates this bitstream and checks to see whether its version number is newer than the one in the other internal memory that contains a bitstream. If both authentication and version checking pass, the Pre-authentication Done bit is programmed. Otherwise, it is not programmed. You can run Flash Programming Mode > FLASH Version Rollback Protect in Diamond Programmer to program both the bitstream and the Pre-authentication Done bit. When booting, the configuration engine checks the Pre-authentication Done bit when the preference is enabled. It continues to boot only when the bit is programmed.

For the dual boot sequences with one boot from the external SPI Flash memory and the other from the internal memory (CFG0 or CFG1), only booting from the SPI Flash checks its version embedded in its bitstream against the version in the internal bitstream. The booting continues if the version is newer than the internal one or the internal bitstream does not exist. When booting from the bitstream in the internal memory, the Pre-authentication Done bit is checked. Only the programmed bit allows continuous booting. Hence, you need to program it by running Advanced Security Keys Programming > Security Program Auth Done FlashA or Security Program Auth Done FlashB in Diamond Programmer after programming its bitstream.
6.3. Security Options

The Security options allow you to select from a range of options for tracking or securing the MachXO3D device. Table 6.5 provides a summary of these options.

Table 6.5. Security Options

<table>
<thead>
<tr>
<th>Option Name</th>
<th>Default Setting</th>
<th>All Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRACEID</td>
<td>&lt;all zero&gt;</td>
<td>8-bit arbitrary</td>
</tr>
<tr>
<td>MY_ASSP</td>
<td>OFF</td>
<td>OFF, ON</td>
</tr>
<tr>
<td>CONFIG_SECURE</td>
<td>OFF</td>
<td>OFF, ON</td>
</tr>
</tbody>
</table>

6.3.1. TRACEID

TraceID stamps each MachXO3D device with a unique 64-bit ID. No two MachXO3D devices have the same TraceID value even when they are loaded with the same configuration data. This differs from a USERCODE which is present in the configuration data. Every device that receives the configuration data using a USERCODE receives the same USERCODE value.

The TraceID is 64 bits long with the least significant 56 bits being immutable data. The 56 bits are a combination of the wafer lot, the wafer number, and the X/Y coordinates locating the die on the wafer. The most significant eight bits are provided by you and are stored in the Feature Row. The TraceID is changed using the Diamond Spreadsheet View. You enter a unique 8-bit binary value in the TraceID field and generate configuration data.

You can read more about the TraceID feature in Using TraceID (TN1207).

6.3.2. MY_ASSP

Every Lattice device has its own identification code identifying the device family, device density, and other parameters, for example voltage, device stepping. The code is accessible from any MachXO3D device configuration port. The value stored in the IDCODE register allows you to uniquely identify a Lattice device.

The MY_ASSP preference permits you to change the value returned when the IDCODE is read from the FPGA. Set the MY_ASSP preference to the ON state. Turning MY_ASSP ON enables the CUSTOM_IDCODE preference.

6.3.3. CUSTOM_IDCODE

The CUSTOM_IDCODE is the value you assign to override the default IDCODE in the MachXO3D device. You are only allowed to enter a 32-bit hexadecimal or binary value when the MY_ASSP preference is ON.

Overriding the IDCODE prevents the Lattice programming software from being able to identify the MachXO3D device, and as a result, prevents Diamond Programmer from directly programming the MachXO3D device. It is necessary to migrate to generating Serial Vector Format (SVF) files to program MY_ASSP enabled MachXO3D devices.

6.3.4. CONFIG_SECURE

When this preference is set to ON, the read-back of the SRAM memory and the Flash memory are blocked. The MachXO3D device cannot be read back, nor can it be programmed without erasing. The device must be erased to reset the security setting. The CONFIG_SECURE fuse and the Flash are erased in tandem. Once the security fuses are reset, the device can be programmed again.
6.3.5. BACKGROUND_RECONFIG

The BACKGROUND_RECONFIG preference specifies the behavior of the PROGRAMN pin and the sysConfig REFRESH command. It has four possible settings:

- **OFF (default)** – Toggling PROGRAMN or transmitting the REFRESH command initiates a standard 'warm-boot' SRAM reconfiguration sequence from the specified internal or external configuration image or dual-boot images. The 'warm-boot' sequence executes initialization, configuration, and wake-up steps before reentering user mode (see the Configuration Process and Flow section).

- **SRAM_ONLY** – Toggling PROGRAMN or transmitting the REFRESH command initiates a 'background' SRAM reconfiguration sequence from the specified internal or external configuration image or dual-boot images. The 'background' sequence executes the configuration step alone. The initialization and wake-up steps are bypassed while the device remains in user mode throughout the sequence. This is typically used in conjunction with soft-error-detection (SED) to support soft-error-correction (SEC). The device operates without disruption. Only erroneous SRAM cells are corrected. With this setting, the SRAM cells except EBRs and all hardened blocks in MachXO3D device are updated during the background reconfiguration.

- **SRAM_EBR** – The function is the same as that of the SRAM_ONLY except that EBRs are also updated during the background reconfiguration.

- **ON** – The function is the same as that of SRAM_EBR except that all hardened blocks in the MachXO3D device are updated during the background reconfiguration.

6.3.6. BACKGROUND_RECONFIG_SECURITY

The BACKGROUND_RECONFIG_SECURITY preference controls the user logic to access the MachXO3D device embedded security block, or ESB. When set to default OFF, the user logic is allowed to only read the ESB. When set to ON, the user logic can read and write the ESB.
7. Device Wake-up Sequence

When configuration is completed, that is, the SRAM is loaded, the device wakes up in a predictable fashion. If the MachXO3D device is the only device in the chain, or the last device in a chain, the wake-up process should be initiated by the completion of configuration. Once configuration is completed, the internal DONE bit is set and then the wake-up process begins. Figure 7.1 shows the wake-up sequence using the internal clock.

![Wake-up Sequence Using Internal Clock](image)

**Figure 7.1. Wake-up Sequence Using Internal Clock**

7.1. Wake-up Signals

Three internal signals, GSR, GWDIS, and GOE, determine the wake-up sequence.

- **GSR** – GSR is used to set and reset the core of the device. GSR is asserted low during configuration and de-asserted high in the wake-up sequence.

- **GWDIS** – When the GWDIS signal is low, it safeguards the integrity of the RAM Blocks and LUTs in the device. This signal is low before the device wakes up. This control signal does not control the primary input pin to the device but controls specific control ports of EBR and LUTs.

- **GOE** – When low, GOE prevents the device I/O buffers from driving the pins. The GOE only controls output pins. Once the internal DONE is asserted, the MachXO3D device responds to input data. When high, the DONE pin indicates that configuration is complete and that no errors are detected.
7.2. Wake-up Clock Selection

The clock source used to complete the four state transitions in the wake-up sequence is user-selectable. Once the MachXO3D device is configured, it enters the wake-up state, which is the transition between the configuration mode and user mode. This sequence is synchronized to a clock source, which defaults to MCLK/CCLK when sysCONFIG is used, or TCK when JTAG is used.

You can change the clock used by instantiating the START macro in your Verilog or VHDL file. The clock must be supplied on an external input pin, because the MachXO3D device does not begin internal operations until the wake-up sequence is completed. There is no external indication the device is ready to perform the last four state transitions. You must either provide a free running clock frequency, or you must wait until the device is guaranteed to be ready to wake up. Using the START macro provides another mechanism for holding off configuring one or more programmable devices and then starting them synchronously.

Verilog

```verilog
module START (STARTCLK);
    input STARTCLK;
endmodule

START u1 (.STARTCLK(<clock_name>)) /* synthesis syn_noprune=1 */;
```

VHDL

```vhdl
COMPONENT START
    PORT(
        STARTCLK : IN STD_ULOGIC
    );
END COMPONENT;

attribute syn_noprune: boolean;
attribute syn_noprune of START: component is true;

begin
    u1: START port map (STARTCLK =><clock_name>);
```
8. Advanced Configuration Information

8.1. Flash Programming

The MachXO3D device internal Flash is the heart of the FPGA configuration system. It is flexible, allowing you to store the FPGA configuration data, as well as storing design specific data in the internal memory. It is also a resource that uses a precise erasing and programming sequence. Lattice provides several methods for programming the MachXO3D Flash:

- JTAG or Slave SPI programming
- VME Embedded: C source for use with an embedded microprocessor controlling the JTAG port
- SSPI Embedded: C source for use with an embedded microprocessor controlling the SSPI port
- Custom: The information in this section, and information from the Using Hardened Control Functions in MachXO3D (FPGA-TN-02117), permits creation of a custom solution.

The Flash space can be accessed by the JTAG, I²C, and SPI ports. These configuration ports may use offline or transparent modes to erase, program, and verify the MachXO3D Flash resources. The WISHBONE interface is only permitted to use transparent programming operations. The sequence and timing of the commands presented to the configuration logic are identical across all of the configuration ports. There are slight differences due to communication protocol standards when transmitting commands and data. The command and timing flow common to all configuration ports is described first. Protocol variances are described afterward.

Each MachXO3D device contains a certain quantity of internal memory. The amount of memory depends on the MachXO3D device density. Refer to Table 9.1 and Table 10.1 in Using Hardened Control Functions in MachXO3D (FPGA-TN-02117) for the number of internal memory pages available for each MachXO3D device density.

8.2. MachXO3D Device JEDEC File Format

All Lattice non-volatile devices support JEDEC files. Utilities are available in the Deployment Tool software for converting the JEDEC file into other programming file formats, such as STAPL, SVF, or bitstream no matter in hex or binary format. Relevant details about the JEDEC file are provided in Table 8.1 for completeness.

Table 8.1. MachXO3D Device JEDEC File Format

<table>
<thead>
<tr>
<th>JEDEC Field</th>
<th>Syntax</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Don’t Care</td>
<td>My design</td>
<td>Characters appearing before the ^B character are don’t care. All character sets or internal language can be used here except ^B.</td>
</tr>
<tr>
<td>Start-of-text</td>
<td>^B</td>
<td>^B (Control-B 0x02) marks the beginning of the JEDEC file. Only ASCII characters are legal after ^B. The character * is the delimiter to mark the ending of a JEDEC field. The CR and LF are treated as regular white spaces and have no delimiter function in a JEDEC file.</td>
</tr>
<tr>
<td>Header</td>
<td>My design</td>
<td>The first field is the header, which does not have an identifier to indicate its start. Only ASCII characters are legal after ^B. The header is terminated by an asterisk character *.</td>
</tr>
<tr>
<td>Field Terminator</td>
<td>*</td>
<td>Each field in the JEDEC file is terminated with an asterisk.</td>
</tr>
<tr>
<td>Note (Comment)</td>
<td>NOTE my design</td>
<td>The keyword N marks the beginning of the comment. It can appear anywhere in the JEDEC file. Lattice JEDEC files add OTE to the N keyword to make it a more meaningful word NOTE.</td>
</tr>
<tr>
<td>Fuse Count</td>
<td>QF3627736</td>
<td>The keyword QF identifies the total real fuse count of the device.</td>
</tr>
<tr>
<td>Default Fuse State</td>
<td>F0 or F1</td>
<td>The keyword F identifies the fuse state of those fuses not included in the link field. F0 = fill them with zeroes (0), F1 = fill them with ones (1). It is defined for the purpose of reducing JEDEC file size. It has no meaning in Lattice JEDEC file. Lattice recommends using compression to reduce file size instead.</td>
</tr>
<tr>
<td>Security Setting</td>
<td>G0 or G1</td>
<td>JEDEC standard defines G&lt;0,1&gt; to program security &lt;0=no, 1=yes&gt;</td>
</tr>
<tr>
<td>Link Field</td>
<td>L0000000</td>
<td>The keyword L identifies the first fuse address of the fuse pattern that</td>
</tr>
<tr>
<td>JEDEC Field</td>
<td>Syntax</td>
<td>Description</td>
</tr>
<tr>
<td>-------------------</td>
<td>------------------------------------------------------------------------</td>
<td>----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td></td>
<td>101011...100011</td>
<td>follows after the white space. The number of digit shown following the L keyword must be the same as that on the QF field. In this example, QF3627736 has seven digits, thus L0000000 should have seven zeroes.</td>
</tr>
<tr>
<td></td>
<td>..........................111111...101100</td>
<td></td>
</tr>
<tr>
<td></td>
<td>110</td>
<td></td>
</tr>
<tr>
<td></td>
<td>101011...100011</td>
<td></td>
</tr>
<tr>
<td></td>
<td>..........................111111...101100</td>
<td></td>
</tr>
<tr>
<td></td>
<td>110</td>
<td></td>
</tr>
<tr>
<td></td>
<td>......</td>
<td></td>
</tr>
<tr>
<td></td>
<td>101011...100011</td>
<td></td>
</tr>
<tr>
<td></td>
<td>..........................111111...101100</td>
<td></td>
</tr>
<tr>
<td></td>
<td>110</td>
<td></td>
</tr>
<tr>
<td></td>
<td><strong>NOTE SED_CRC</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>L3627704</td>
<td></td>
</tr>
<tr>
<td></td>
<td>111111....111111*</td>
<td></td>
</tr>
</tbody>
</table>

The fuse address traditionally starts counting from 0.

The link field is the most critical portion of the JEDEC file where the programming pattern is stored. The programming data is written into this field in the manner mirroring exactly the fuse array layout of the silicon physically.

Row address is written from top to bottom in ascending order: Top = Row 0, Bottom = Last Row.

The column address is written from left to right in ascending order: Left most = bit 0, Right most = last bit.

Row 0 is selected first by the INIT_ADDRESS command. The first bit to shift into the device is bit 0 for programming. The first to shift out from the device is also bit 0 when verify.

The end of the configuration data is marked by **NOTE END CONFIG DATA**. It is not necessary to program any page data containing all 0 values.

UFM pages, if present in the JEDEC, are preceded by a **NOTE USER MEMORY DATA UFM0** line or a **NOTE USER MEMORY DATA UFM1** line.

If the JEDEC file is encrypted, all the data in the link field are encrypted. The column size increases accordingly to include filler bits to make the column size packet, 128 bits or 16 bytes per packet, bounded.

**Fuse Checksum** CC1B9

The checksum of all the fuses = Fuse count. The fuse state of all the fuses are found from the Link field. If it is not specified in the link field, then use the Default Fuse State in their places. If the JEDEC file is encrypted, the fuse checksum is calculated after encryption. The fuse checksum prior to encryption are found in one of the comments.

**U Field** UA Home

This is the place to store the 32-bit USERCODE. The 32-bit USERCODE can be expressed in UA = ASCII, UH = ASCII Hex, U = Binary. Lattice enhanced this field for storing the CRC value of encrypted JEDEC.

**End-of-text** ^C

^C (CTLC) marks the ending of the JEDEC file.

**Transmission Checksum** ABCD

This is the checksum of the whole file starting from ^B to ^C. All characters and white space, including the ^B and ^C, are included in the checksum calculation.

An example of a MachXO3D device JEDEC file is shown in Figure 8.1.
Figure 8.1. JEDEC File Example
8.3. MachXO3D Flash Programming Flow

The MachXO3D Flash memory erasing and programming requires a specific set of steps and timing. The flowchart in this section describes the command sequences and the timing required for successful Flash programming. The commands and timing are common among all of the configuration ports. There are some minor variations in the protocol, but not the timing, based on the configuration port used.

Note:
To 'Check Device ID' over the I'C configuration port, the MachXO3D must be in Feature Row HW Default Mode state (that is, blank/erased), or in user mode state with the EFB instantiated and with the EFB 'wb_clk' input connected to a valid clock source of at least 7.5x the I'C bus rate. If the EFB is not instantiated (not recommended), the I'C configuration port 'Check Device ID' readback data becomes 0xFFFF. To temporarily work around this limitation, the 'Check Device ID' step can be omitted, or moved to after the 'Transmit Enable Configuration Interface (Transparent or Offline Mode) Command'.

Note: Do not use fixed delays for the Flash erase sequence.
No
Program Usercode?

Yes
Transmit Program USERCODE with Data (0xC2)

Check Busy?

No
Delay 200 µs

Yes
Transmit Read Busy Flag (0xF0) or Read Status Register Command (0xA3)

Yes
Busy?

No
Transmit Read Status0 Register Command (0xA3)

Fail?

Yes
Clean Up

No
Verify Usercode?

Yes
Transmit Read USERCODE Command (0xC0)

Usercode OK?

No
Clean Up

Yes
Verify CFG?

No
Transmit Reset CFG Address (0x46) or Set Flash Address Command (0xB4)

(Continued on Next Page)
Notes:
Refresh is successful if Status0 Register BUSY bit = 0, DONE bit = 1, and Configuration Check Status bits = 0000. See Using Hardened Control Functions in MachXO3D Devices (FPGA-TN-02117) for complete Read Status Register command details.
Transmit Read Busy Flag (0xF0) or Read Status0 Register Command (0x3C)

Note: Do Not use fixed delays for the Flash erase sequence.

Transmit Erase CFG/UFM/FR Command (0x0E)

Transmit Refresh Command (0x79)

Note: The MachXO3D Configuration CFG/UFM/Feature Row memories are erased.

Figure 8.2. MachXO3D Flash Memory Programming Flow
8.4. **MachXO3D Slave SPI/I²C SRAM Configuration Flow**

MachXO3D Slave SPI/I²C SRAM configuration requires a specific set of steps and timing. The flow chart in this section describes the command sequences and the timing required for successful SSPI/I²C SRAM configuration.

Note: ST = I²C Start  
SP = I²C Stop  
RE = I²C Restart  
SL = SPI SN Low  
SH = SPI SN High

[1] Configuration Interface needs to be re-enabled for reading Status Register or Device ID after Disable command (0x26) is issued for I²C SRAM Configuration.

[2] Enable instruction (offline mode) is of 4 bytes for SPI i.e. C6000000

---

©2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.  
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
Transmit REFRESH Command (790000 HEX) to reset the device

SP/SH

ST/SL

Transmit ENABLE Configuration Interface (Offline Mode) Command (C60000 HEX) to enable SRAM Programming Mode [2]

SP/SH

ST/SL

Transmit ERASE Command (0E000000 HEX) to Erase SRAM

SP/SH

Wait 200 µs
Read SRAM status register (optional)

Yes

ST/SL

Transmit READ_STATUS0 Command (3C000000 HEX) to read status0 register

[RE] Read Status0 register value (Expect value : 0x00000000 with the MASK: 0x00003100 (bit 8 DONE = 0, bit 12 BUSY = 0, bit 13 FailFlag = 0))

Yes

BUSY Flag HIGH?

No

FAIL Flag HIGH?

No

Stop (Error)

Yes

SP/SH

Read Status0 register value matches expected value?

Yes

ST/SL

Transmit LSC_BISTREAM_BURST Command (7A000000 HEX) to configure SRAM

[RE] Transmit Bitstream, bit generated by Diamond (Compressed bitstream is recommended to reduce configuration time)

No

FAIL Flag HIGH?

Yes

Yes

Yes

Yes

No

3
Transmit READ_STATUS0 Command (3C000000 HEX) to read status0 register.

([RE] Read Status0) Register value:
(Expected value: 0x00000100 with the MASK: 0x00003100
bit 8-DONE = 1, bit 12-BUSY = 0, bit 13-FailFlag = 0)

Busy Flag HIGH?

Stop (Error)

SP/SH

Yes

Check SRAM Status Register? (Optional)

Yes

ST/SL

No

Fail Flag HIGH?

Read Status0 register value matches expected value?

Yes

SP/SH

No

No

3

4

4
Figure 8.3. MachXO3D Slave SPI/I2C SRAM Configuration Flow
### Figure 8.4. Status0 Register Value after Erasing

Expected value from SO: 0x00000000 with the MASK: 0x00003100

(bit 8-DONE = 0, bit 12-BUSY = 0, bit 13-FailFlag = 0)

Mask = 0 means don’t care

Mask = 1 means care

<table>
<thead>
<tr>
<th>FT Mode</th>
<th>Bypass Mode</th>
<th>SED Error</th>
<th>Invalid Command</th>
<th>EXEC Error</th>
<th>BSE Error Code (0)</th>
<th>BSE Error Code (1)</th>
<th>BSE Error Code (2)</th>
<th>BSE Error Code (3)</th>
<th>Boot Fail</th>
<th>Boot PreAmble</th>
<th>Skid PreAmble</th>
<th>Auth Finish</th>
<th>PWD EN</th>
<th>PWD ALL</th>
<th>Watchdog Timer reboot</th>
<th>Fall Flag</th>
<th>Busy Flag</th>
<th>Read Enable</th>
<th>Write Enable</th>
<th>ISC Enable</th>
<th>JTAG Active</th>
<th>CONFIG Target Selection (0)</th>
<th>CONFIG Target Selection (1)</th>
<th>CONFIG Target Selection (2)</th>
<th>CONFIG Target Selection (3)</th>
<th>TRAN Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Default</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Chip Value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### Figure 8.5. Status0 Register Value after Programming

Expected value from SO: 0x00000100 with the MASK: 0x00003100

(bit 8-DONE = 1, bit 12-BUSY = 0, bit 13-FailFlag = 0)

Mask = 0 means don’t care

Mask = 1 means care

<table>
<thead>
<tr>
<th>FT Mode</th>
<th>Bypass Mode</th>
<th>SED Error</th>
<th>Invalid Command</th>
<th>EXEC Error</th>
<th>BSE Error Code (0)</th>
<th>BSE Error Code (1)</th>
<th>BSE Error Code (2)</th>
<th>BSE Error Code (3)</th>
<th>Boot Fail</th>
<th>Boot PreAmble</th>
<th>Skid PreAmble</th>
<th>Auth Finish</th>
<th>PWD EN</th>
<th>PWD ALL</th>
<th>Watchdog Timer reboot</th>
<th>Fall Flag</th>
<th>Busy Flag</th>
<th>Read Enable</th>
<th>Write Enable</th>
<th>ISC Enable</th>
<th>JTAG Active</th>
<th>CONFIG Target Selection (0)</th>
<th>CONFIG Target Selection (1)</th>
<th>CONFIG Target Selection (2)</th>
<th>CONFIG Target Selection (3)</th>
<th>TRAN Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Default</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Chip Value</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
Transmit ENABLE_X Configuration Interface (Transparent Mode) Command (74000000 HEX) to enable SRAM Programming Mode *Skip this step for SPI [1]

Transmit READ_STATUS0 Command (3C000000 HEX) to read SRAM Status Register

Start

ST

SP

ST/SL
Figure 8.6. Slave SPI/I2C SRAM Read Status0 Register Flow
### 8.5. MachXO3D Programming Commands

#### Table 8.2. MachXO3D sysCONFIG Programming Commands

<table>
<thead>
<tr>
<th>Command Name</th>
<th>Command</th>
<th>Operands</th>
<th>Write Data</th>
<th>Read Data</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Device ID [IDCODE_PUB]</td>
<td>0xE0</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY YY YY YY</td>
<td>YY characters represent the device-specific ID code.</td>
</tr>
<tr>
<td>Enable Configuration Interface (Transparent Mode) [ISC_ENABLE_X]</td>
<td>0x74</td>
<td>08 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Enable the configuration logic for device programming in Transparent mode.¹</td>
</tr>
<tr>
<td>Enable Configuration Interface (Offline Mode) [ISC_ENABLE]</td>
<td>0xC6</td>
<td>08 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Enable the configuration logic for device programming in Offline mode.¹</td>
</tr>
<tr>
<td>Read Busy Flag [LSC_CHECK_BUSY]</td>
<td>0xF0</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY</td>
<td>Bit: 1=Busy 0=Ready</td>
</tr>
<tr>
<td>Read Status0 Register [LSC_READ_STATUS0]</td>
<td>0x3C</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY YY YY YY</td>
<td>Bit: 1=Busy 0=Ready</td>
</tr>
<tr>
<td>Erase [ISC_ERASE]</td>
<td>0x0E</td>
<td>0Y YY 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Erase the different internal memories. The bit in YY defines which memory is erased in Flash access mode. Bit 1=Enable 8 Erase CFG0 9 Erase CFG1 10 Erase UFM0 11 Erase UFM1 12 Erase UFM2 13 Erase UFM3 14 Erase CSEC 15 Erase USEC 16 Erase PUBKEY 17 Erase AESKEY 18 Erase FEA 19 Reserved In SRAM access mode this command is used to erase SRAM with all bits of operands reserved.</td>
</tr>
<tr>
<td>Erase UFM [LSC_ERASE_TAG]</td>
<td>0xCB</td>
<td>00 YY 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Erase the UFM sectors. The bit in YY defines which sector is erased in Flash access mode. Bit 1=Enable 8 Reserved 9 Reserved 10 Erase UFM0 11 Erase UFM1 12 Erase UFM2 13 Erase UFM3 14 Reserved 15 Erase USEC</td>
</tr>
<tr>
<td>Command Name [SVF Synonym]</td>
<td>Command</td>
<td>Operands</td>
<td>Write Data</td>
<td>Read Data</td>
<td>Notes</td>
</tr>
<tr>
<td>-----------------------------</td>
<td>---------</td>
<td>----------</td>
<td>------------</td>
<td>-----------</td>
<td>-------</td>
</tr>
<tr>
<td>Reset Memory Address [LSC_INIT_ADDRESS]</td>
<td>0x46</td>
<td>YY YY 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Set Page Address pointer to the beginning of the different internal Flash sectors. The bit in YYYY defines which sector is selected. Bit Flash sector selected&lt;br&gt;8 CFG0&lt;br&gt;9 CFG1&lt;br&gt;10 FEA&lt;br&gt;11 PUBKEY&lt;br&gt;12 AESKEY&lt;br&gt;13 CSEC&lt;br&gt;14 UFM0&lt;br&gt;15 UFM1&lt;br&gt;16 UFM2&lt;br&gt;17 UFM3&lt;br&gt;18 USEC&lt;br&gt;19 Reserved&lt;br&gt;20 Reserved&lt;br&gt;21 Reserved&lt;br&gt;22 Reserved Only one of the above bits is allowed to be set at a time. Otherwise, no sector is selected. Bit 23 is CRC check bit, 0 for no CRC check and 1 for CRC check.</td>
</tr>
<tr>
<td>Set Address [LSC_WRITE_ADDRESS]</td>
<td>0xB4</td>
<td>00 00 00</td>
<td>00 OP PP PP</td>
<td>N/A</td>
<td>Set the Page Address pointer to the Flash page specified by the least significant 18 bits of the P PP field. Bit17 ~ Bit14 selects the Flash space to access. Bit[17:14] Flash sector selected&lt;br&gt;4'h0 CFG0&lt;br&gt;4'h1 UFM0&lt;br&gt;4'h2 Reserved&lt;br&gt;4'h3 FEA&lt;br&gt;4'h4 CFG1&lt;br&gt;4'h5 UFM1&lt;br&gt;4'h6 PUBKEY&lt;br&gt;4'h7 CSEC&lt;br&gt;4'h8 UFM2&lt;br&gt;4'h9 UFM3&lt;br&gt;4'hA ASEKEY&lt;br&gt;4'hB USEC Bit13 ~ Bit0 defines the page address.</td>
</tr>
<tr>
<td>Program Page [LSC_PROG_INCR_NV]</td>
<td>0x70</td>
<td>00 00 01</td>
<td>YY * 16</td>
<td>N/A</td>
<td>Program one Flash page. Can be used to program the CFG or UFM.</td>
</tr>
<tr>
<td>Command Name [SVF Synonym]</td>
<td>Command</td>
<td>Operands</td>
<td>Write Data</td>
<td>Read Data</td>
<td>Notes</td>
</tr>
<tr>
<td>----------------------------</td>
<td>---------</td>
<td>----------</td>
<td>------------</td>
<td>-----------</td>
<td>-------</td>
</tr>
<tr>
<td>Reset UFM Address [LSC_INIT_ADDR_UFM]</td>
<td>0x47</td>
<td>00 YY 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Set the Page Address Pointer to the beginning of the UFM sectors. The bit in YY defines which sector is selected. Bit 8 UFM sector selected 9 Reserved 10 UFM0 11 UFM1 12 UFM2 13 UFM3 14 Reserved 15 USEC Only one of the above bits is allowed to be set at a time. Otherwise, no sector is selected.</td>
</tr>
<tr>
<td>Program UFM Page [LSC_PROG_TAG]</td>
<td>0xC9</td>
<td>00 00 01</td>
<td>YY * 16</td>
<td>N/A</td>
<td>Program one UFM page.</td>
</tr>
<tr>
<td>Program USERCODE [ISC_PROGRAM_USERCODE]</td>
<td>0xC2</td>
<td>00 00 00</td>
<td>YY * 4</td>
<td>N/A</td>
<td>Program the USERCODE.</td>
</tr>
<tr>
<td>Read USERCODE [USERCODE]</td>
<td>0xC0</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY * 4</td>
<td>Retrieves the 32-bit USERCODE value.</td>
</tr>
<tr>
<td>Write Feature Row [LSC_PROG_FEATURE]</td>
<td>0xE4</td>
<td>00 00 00</td>
<td>YY * 8</td>
<td>N/A</td>
<td>Program the Feature Row bits.</td>
</tr>
<tr>
<td>Read Feature Row [LSC_READ_FEATURE]</td>
<td>0xE7</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY * 8</td>
<td>Retrieves the Feature Row bits.</td>
</tr>
<tr>
<td>Write FEABITS [LSC_PROG_FEABITS]</td>
<td>0xF8</td>
<td>00 00 00</td>
<td>YY * 2</td>
<td>N/A</td>
<td>Program the FEABITS.</td>
</tr>
<tr>
<td>Read FEABITS [LSC_READ_FEABITS]</td>
<td>0xFB</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY * 2</td>
<td>Retrieves the FEABITS.</td>
</tr>
<tr>
<td>Read Flash [LSC_READ_INCR_NV]</td>
<td>0x73</td>
<td>M0 PP PP</td>
<td>N/A</td>
<td></td>
<td>See the Reading Flash Pages section.</td>
</tr>
<tr>
<td>Read UFM [LSC_READ_UFM]</td>
<td>0xCA</td>
<td>M0 PP PP</td>
<td>N/A</td>
<td></td>
<td>See the Reading Flash Pages section.</td>
</tr>
<tr>
<td>Program DONE [ISC_PROGRAM_DONE]</td>
<td>0x5E</td>
<td>00 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Program the DONE status bit enabling SDM.</td>
</tr>
<tr>
<td>Command Name [SVF Synonym]</td>
<td>Command</td>
<td>Operands</td>
<td>Write Data</td>
<td>Read Data</td>
<td>Notes</td>
</tr>
<tr>
<td>----------------------------</td>
<td>---------</td>
<td>----------</td>
<td>------------</td>
<td>-----------</td>
<td>-------</td>
</tr>
<tr>
<td>Program AES feature bits [LSC_PROG_AES_FEA]</td>
<td>0xF9</td>
<td>00 00 00</td>
<td>PP</td>
<td>N/A</td>
<td>Program AES feature decryption bits&lt;br&gt;Bit 1=Enable&lt;br&gt;0 DEC_ONLY&lt;br&gt;1 RAND_AES&lt;br&gt;2 RAND_NOISE</td>
</tr>
<tr>
<td>Read AES feature bits [LSC_READ_AES_FEA]</td>
<td>0xFA</td>
<td>00 00 00</td>
<td>N/A</td>
<td>PP</td>
<td>Read AES feature decryption bits&lt;br&gt;Bit 1=Enable&lt;br&gt;0 DEC_ONLY&lt;br&gt;1 RAND_AES&lt;br&gt;2 RAND_NOISE</td>
</tr>
<tr>
<td>Disable Configuration Interface [ISC_DISABLE]</td>
<td>0x26</td>
<td>0000</td>
<td>N/A</td>
<td>N/A</td>
<td>Exit Offline or Transparent programming mode. ISC_DISABLE causes the MachXO3D to automatically reconfigure when leaving Offline programming mode. Thus, when leaving Offline programming mode the Configuration SRAM must be explicitly cleared using ISC_ERASE (0x0E) prior to transmitting ISC_DISABLE. The recommended exit command from Offline programming mode is LSC_REFRESH (0x79), wherein ISC_ERASE and ISC_DISABLE are not necessary. See Figure 8.2.</td>
</tr>
<tr>
<td>Bypass [ISC_NOOP]</td>
<td>0xFF</td>
<td>FFFF FF</td>
<td>N/A</td>
<td>N/A</td>
<td>No Operation and Device Wakeup.</td>
</tr>
<tr>
<td>Refresh [LSC_REFRESH]</td>
<td>0x79</td>
<td>0000</td>
<td>N/A</td>
<td>N/A</td>
<td>Force the MachXO3D to reconfigure. Transmitting a REFRESH command reconfigures the MachXO3D in the same fashion as asserting PROGRAMN.</td>
</tr>
<tr>
<td>Program SECURITY [ISC_PROGRAM_SECURITY]</td>
<td>0xCE</td>
<td>00 00 00</td>
<td>YY</td>
<td>N/A</td>
<td>Programs security or lock bits to current sector of Flash memory.&lt;br&gt;Bit 1=Enable&lt;br&gt;0 SEC_ERASE&lt;br&gt;1 SEC_PROG&lt;br&gt;2 SEC_READ&lt;br&gt;3 SEC_HLOCK&lt;br&gt;See Section 4.11</td>
</tr>
<tr>
<td>Program SECURITY PLUS [ISC_PROGRAM_SECPLUS]</td>
<td>0xCF</td>
<td>00 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Program SECPLUS bit to set the same security setting of CFG0 or CFG1 sector to the UFM0 or UFM1 sector in case the bitstream is across into the UFM sector.</td>
</tr>
<tr>
<td>Program AUTH_DONE [LSC_PROG_AUTH_DONE]</td>
<td>0xCC</td>
<td>00 00 00</td>
<td>N/A</td>
<td>N/A</td>
<td>Program AUTH_DONE bit in CFG0 or CFG1 if pre-authentication feature is required.</td>
</tr>
<tr>
<td>Read TraceID code [UIDCODE_PUB]</td>
<td>0x19</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY*8</td>
<td>Read 64-bit TraceID.</td>
</tr>
</tbody>
</table>
### Command Name [SVF Synonym]  
### Command  
### Operands  
### Write Data  
### Read Data  
### Notes

<table>
<thead>
<tr>
<th>Command Name [SVF Synonym]</th>
<th>Command</th>
<th>Operands</th>
<th>Write Data</th>
<th>Read Data</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Configure SRAM [LSC_BITSTREAM_BURST]</td>
<td>0x7A</td>
<td>00 00 00</td>
<td>Compressed bitstream</td>
<td>N/A</td>
<td>Shift in bitstream (.bit) generated by Diamond. Recommend using compressed bit-stream to reduce configuration time. Number of bits varies depending on compression ratio.</td>
</tr>
<tr>
<td>Program Flash Protect Key [LSC_PROG_PASSWORD]</td>
<td>0xF1</td>
<td>00 00 00</td>
<td>YY*16</td>
<td>N/A</td>
<td>Program the 128-bit Password into the device.</td>
</tr>
<tr>
<td>Read Flash Protect Key [LSC_READ_PASSWORD]</td>
<td>0xF2</td>
<td>00 00 00</td>
<td>N/A</td>
<td>YY*16</td>
<td>Read the 128-bit Password from the device.</td>
</tr>
<tr>
<td>Shift Flash Protect Key [LSC_SHIFT_PASSWORD]</td>
<td>0xBC</td>
<td>00 00 00</td>
<td>YY*16</td>
<td>N/A</td>
<td>Present the 128-bit Password. When enabled (PWD_EN = 1), the write data is compared to the Password contained into the Feature Row. If the values match, the device is unlocked for programming and configuration operations. The device remains unlocked until a Disable Configuration command is received, a Refresh command is issued, or a power cycle event occurs.</td>
</tr>
</tbody>
</table>

**Note:** Transmit the command opcode and first two operand bytes when using the I²C port. The final operand byte must not be transmitted.

### 8.6. Reading Flash Pages

Reading the CFG and UFM pages requires a specific procedure. The CFG and UFM pages are accessible from any of the MachXO3D device configuration ports. The JTAG and Slave SPI configuration ports all behave identically when performing read operations. The I²C port requires a modified access protocol. A high-level representation of the data flow, by port, is shown in [Figure 8.8](#).

All ports start the read process in the same way, by sending a Read Flash/Read UFM command. The MachXO3D device begins the read process once the command byte is accepted by the configuration logic. The Page Address Pointer determines the first page returned from the MachXO3D device. For the first returned page to be valid (for example, for single-page read operations), a Retrieval delay of 240 ns must be observed. The Retrieval delay time is from the end of the Command byte transmission to the end of the first Operand byte transmission. See [Figure 8.7](#). Note that for slower interface clock rates, 240 ns may be consumed entirely by the normal transmission of the first Operand and no additional delay may be necessary.

![Figure 8.7. Retrieval Delay Timing Requirement for Single-Page Reads](#)

240 ns or 360 ns min.
Notes:
1. JTAG/SSPI must transmit data to read data back. The data sent by the JTAG/SSPI master is not specified (that is, don’t care).
2. The I²C must use RESTART between sending the CMD and reading the data. (Issuing a STOP terminates a CMD and resets the I²C state machine.)

CMD + OPS = Read CFG or Read UFM command byte + 3 operand bytes.

Figure 8.8. Flash Page Command and Data Sequence

Figure 8.8 shows a multiple page read sequence. The Read CFG/Read UFM command is transmitted to the MachXO3D device. As can be seen in Figure 8.8, all interfaces return the page at the Page Address Pointer immediately. For single-page read operations, all configuration ports are allowed to terminate the read immediately following the transfer of the final byte of the first page. The I²C interface differs only in the Read CFG/Read UFM operand bytes.

Reading more than one page requires special handling. The multiple page read duplicates the page selected by the Page Address Pointer. The result of this behavior is that the page count must be one greater than the desired number of pages. For example, reading two pages requires the page count supplied in the Read CFG/Read UFM command to be assigned a value of 3. If the Page Address Pointer is 0000, the MachXO3D device returns three pages, Page 0, Page 0, and Page 1. A restriction must be observed when using the WISHBONE interface to read the Flash. When reading 13 or more pages, the page count must be set to the maximum (16383 decimal or 0x3FFF). The user logic is not required to read this number of pages and may safely truncate the read operation after the desired number of pages are read.

The I²C interface has additional overhead when reading Flash pages. Reviewing Figure 8.8 shows how the data is presented during a multiple page read request. When the page count is three, and the Page Address Pointer is 0000, the I²C interface returns Page 0, 16 undefined bytes, Page 0, 4 dummy bytes, and Page 1. Reading the final four dummy bytes is optional.
Reference

- MachXO3D Family Data Sheet (FPGA-DS-02026)
Technical Support Assistance

Submit a technical support case through www.latticesemi.com/techsupport.
Revision History

Revision 1.0, September 2020

<table>
<thead>
<tr>
<th>Section</th>
<th>Change Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td>All</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>